OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [branches/] [stable_0_1_x/] [or1ksim/] [testbench/] [acv_uart.cfg] - Rev 1775

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
1765 root 5755d 05h /or1k/branches/stable_0_1_x/or1ksim/testbench/acv_uart.cfg
1356 This commit was manufactured by cvs2svn to create branch 'stable_0_1_x'. 7243d 17h /or1k/branches/stable_0_1_x/or1ksim/testbench/acv_uart.cfg
1048 breakpoint can be set on labels markom 8126d 13h /or1k/branches/stable_0_1_x/or1ksim/testbench/acv_uart.cfg
690 update markom 8330d 20h /or1k/branches/stable_0_1_x/or1ksim/testbench/acv_uart.cfg
551 fsim runs 4 times faster than sim markom 8372d 13h /or1k/branches/stable_0_1_x/or1ksim/testbench/acv_uart.cfg
541 lot of new parameters concerning memory delays added; bpb parameter moved from cpu to new bpb section; UPDATE YOUR .CFG FILES! markom 8373d 14h /or1k/branches/stable_0_1_x/or1ksim/testbench/acv_uart.cfg
532 removed stats 6 command, handling SLP; function profiling is supported by profiler; subroutine level parallelism is not covered yet, but should be done in profiler markom 8374d 19h /or1k/branches/stable_0_1_x/or1ksim/testbench/acv_uart.cfg
478 Started adding acv_gpio testbench erez 8393d 13h /or1k/branches/stable_0_1_x/or1ksim/testbench/acv_uart.cfg
427 memory_table status output; some bugs fixed in configuration loading markom 8401d 14h /or1k/branches/stable_0_1_x/or1ksim/testbench/acv_uart.cfg
424 memory configuration file joined into .cfg file; *mem.cfg are obsolete; read-only and write-only memory is supported; memory logging is not yet supported; update of testbench - only cache test fails, since it writes to RO memory markom 8401d 17h /or1k/branches/stable_0_1_x/or1ksim/testbench/acv_uart.cfg
423 changed break behaviour and interrupt pending; interrupt line chabnged to 15; sync bug in mode switch markom 8402d 13h /or1k/branches/stable_0_1_x/or1ksim/testbench/acv_uart.cfg
419 Added config parameter vapi.log_device_id erez 8403d 06h /or1k/branches/stable_0_1_x/or1ksim/testbench/acv_uart.cfg
409 some minor changes to or1ksim; Testbench except.s modified. Interrupt test almost finished for uart ACV. markom 8406d 18h /or1k/branches/stable_0_1_x/or1ksim/testbench/acv_uart.cfg
395 removed obsolete dependency and history from cpu section markom 8414d 19h /or1k/branches/stable_0_1_x/or1ksim/testbench/acv_uart.cfg
380 all tests pass check markom 8415d 18h /or1k/branches/stable_0_1_x/or1ksim/testbench/acv_uart.cfg
371 steps toward joining or32.c and opcode/or32.h of or1ksim and gdb; decode.c moved to or32.c markom 8416d 18h /or1k/branches/stable_0_1_x/or1ksim/testbench/acv_uart.cfg
361 set config command added; config struct has been divided into two structs - config and runtime; -f option allows multiple config scripts markom 8421d 19h /or1k/branches/stable_0_1_x/or1ksim/testbench/acv_uart.cfg
355 uart VAPI model improved; changes to MC and eth. markom 8422d 16h /or1k/branches/stable_0_1_x/or1ksim/testbench/acv_uart.cfg
344 added acv test for uart; sim debug now has verbose levels; lot of bugs fixed in uart model markom 8428d 16h /or1k/branches/stable_0_1_x/or1ksim/testbench/acv_uart.cfg

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.