OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [branches/] [stable_0_1_x/] [or1ksim/] [testbench/] [int_test.S] - Rev 1775

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
1765 root 5755d 04h /or1k/branches/stable_0_1_x/or1ksim/testbench/int_test.S
1356 This commit was manufactured by cvs2svn to create branch 'stable_0_1_x'. 7243d 16h /or1k/branches/stable_0_1_x/or1ksim/testbench/int_test.S
970 Testbench is now running on ORP architecture platform. simons 8154d 05h /or1k/branches/stable_0_1_x/or1ksim/testbench/int_test.S
956 Changed to work with or32-uclinux tool chain. Everything works except keyboard test. simons 8156d 11h /or1k/branches/stable_0_1_x/or1ksim/testbench/int_test.S
802 Cache and tick timer tests fixed. simons 8286d 18h /or1k/branches/stable_0_1_x/or1ksim/testbench/int_test.S
619 all test pass, after newest changes markom 8353d 16h /or1k/branches/stable_0_1_x/or1ksim/testbench/int_test.S
600 No more low/high priority interrupts (PICPR removed). Added tick timer exception. simons 8362d 04h /or1k/branches/stable_0_1_x/or1ksim/testbench/int_test.S
576 some risc test added markom 8366d 12h /or1k/branches/stable_0_1_x/or1ksim/testbench/int_test.S

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.