OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [branches/] [stable_0_2_x/] [or1ksim/] [README] - Rev 1781

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
1765 root 5730d 14h /or1k/branches/stable_0_2_x/or1ksim/README
1646 This commit was manufactured by cvs2svn to create branch 'stable_0_2_x'. 6877d 17h /or1k/branches/stable_0_2_x/or1ksim/README
1066 readme updated markom 8063d 03h /or1k/branches/stable_0_2_x/or1ksim/README
879 Initial version of OpenRISC Custom Unit Compiler added markom 8171d 20h /or1k/branches/stable_0_2_x/or1ksim/README
72 Added 'how to build GNU tools' lampret 8796d 06h /or1k/branches/stable_0_2_x/or1ksim/README
54 Regular maintenance. lampret 8854d 05h /or1k/branches/stable_0_2_x/or1ksim/README
21 More modifications related to or16. cmchen 8963d 15h /or1k/branches/stable_0_2_x/or1ksim/README
18 or16 added, or1k renamed to or32. lampret 8964d 05h /or1k/branches/stable_0_2_x/or1ksim/README
12 Added information to the section about how to configure and compile
the package.
jrydberg 9024d 21h /or1k/branches/stable_0_2_x/or1ksim/README
6 Just a regular update with exception of cache simulation. MMU simulation still under development. lampret 9025d 15h /or1k/branches/stable_0_2_x/or1ksim/README
4 no message lampret 9075d 19h /or1k/branches/stable_0_2_x/or1ksim/README
3 This commit was generated by cvs2svn to compensate for changes in r2, which
included commits to RCS files with non-trunk default branches.
cvs 9151d 09h /or1k/branches/stable_0_2_x/or1ksim/README
2 First import. cvs 9151d 09h /or1k/branches/stable_0_2_x/or1ksim/README

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.