OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [nog_patch_52/] [or1ksim/] [cpu/] [common/] [abstract.c] - Rev 1765

Rev

Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
1765 root 5586d 10h /or1k/tags/nog_patch_52/or1ksim/cpu/common/abstract.c
1429 This commit was manufactured by cvs2svn to create tag 'nog_patch_52'. 7026d 17h /or1k/tags/nog_patch_52/or1ksim/cpu/common/abstract.c
1386 Rework exception handling nogj 7032d 20h /or1k/tags/nog_patch_52/or1ksim/cpu/common/abstract.c
1375 Remove FAST_SIM, it nolonger provides a speed up nogj 7067d 12h /or1k/tags/nog_patch_52/or1ksim/cpu/common/abstract.c
1362 initialise dev_mem->chip_select in register_memory nogj 7067d 12h /or1k/tags/nog_patch_52/or1ksim/cpu/common/abstract.c
1359 Pass private data in readfunc/writefunc callbacks nogj 7067d 12h /or1k/tags/nog_patch_52/or1ksim/cpu/common/abstract.c
1358 Modularise config file parseing. Paving the way for further modularisation. nogj 7067d 12h /or1k/tags/nog_patch_52/or1ksim/cpu/common/abstract.c
1354 typing fixes phoenix 7075d 18h /or1k/tags/nog_patch_52/or1ksim/cpu/common/abstract.c
1350 Mark a simulated cpu address as such, by introducing the new oraddr_t type nogj 7076d 15h /or1k/tags/nog_patch_52/or1ksim/cpu/common/abstract.c
1344 * Avoid doing a store in *every* instruction executed by storeing the instruction function unit in or32_opcodes nogj 7089d 19h /or1k/tags/nog_patch_52/or1ksim/cpu/common/abstract.c
1324 memory access functions fixes phoenix 7187d 10h /or1k/tags/nog_patch_52/or1ksim/cpu/common/abstract.c
1319 cpu/sim memory accesses separation, tick, exception, nr. of operands, cycles count,... corrections. phoenix 7193d 10h /or1k/tags/nog_patch_52/or1ksim/cpu/common/abstract.c
1308 Gyorgy Jeney: extensive cleanup phoenix 7281d 10h /or1k/tags/nog_patch_52/or1ksim/cpu/common/abstract.c
1244 Added "cm" command to copy data inside memory.
Make or1ksim work on little endian platforms.
Port to Mac OS X.
Some bugfixes.
Allow JTAG write access to read-only memory regions.
hpanther 7448d 18h /or1k/tags/nog_patch_52/or1ksim/cpu/common/abstract.c
1240 additional functions to bypass cache and mmu needed for peripheral devices phoenix 7453d 04h /or1k/tags/nog_patch_52/or1ksim/cpu/common/abstract.c
1218 segfault when there is no memory context fix phoenix 7501d 07h /or1k/tags/nog_patch_52/or1ksim/cpu/common/abstract.c
997 PRINTF should be used instead of printf; command redirection repaired markom 7978d 00h /or1k/tags/nog_patch_52/or1ksim/cpu/common/abstract.c
992 A bug when cache enabled and bus error comes fixed. simons 7979d 15h /or1k/tags/nog_patch_52/or1ksim/cpu/common/abstract.c
970 Testbench is now running on ORP architecture platform. simons 7985d 11h /or1k/tags/nog_patch_52/or1ksim/cpu/common/abstract.c
897 improved CUC GUI; pre/unroll bugs fixed markom 8014d 16h /or1k/tags/nog_patch_52/or1ksim/cpu/common/abstract.c

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.