OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [rel_26/] [or1200/] [rtl/] [verilog/] [or1200_defines.v] - Rev 1765

Rev

Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
1765 root 5584d 08h /or1k/tags/rel_26/or1200/rtl/verilog/or1200_defines.v
1253 This commit was manufactured by cvs2svn to create tag 'rel_26'. 7439d 05h /or1k/tags/rel_26/or1200/rtl/verilog/or1200_defines.v
1252 preliminary HW breakpoints support in debug unit (by default disabled). To enable define OR1200_DU_HWBKPTS. lampret 7439d 05h /or1k/tags/rel_26/or1200/rtl/verilog/or1200_defines.v
1226 interface to debug changed; no more opselect; stb-ack protocol markom 7466d 00h /or1k/tags/rel_26/or1200/rtl/verilog/or1200_defines.v
1225 Separate instruction and data QMEM decoders, QMEM acknowledge and byte-select added andreje 7469d 08h /or1k/tags/rel_26/or1200/rtl/verilog/or1200_defines.v
1220 Exception prefix configuration changed. simons 7494d 17h /or1k/tags/rel_26/or1200/rtl/verilog/or1200_defines.v
1207 Static exception prefix. lampret 7507d 07h /or1k/tags/rel_26/or1200/rtl/verilog/or1200_defines.v
1171 Added embedded memory QMEM. lampret 7656d 15h /or1k/tags/rel_26/or1200/rtl/verilog/or1200_defines.v
1163 This commit was manufactured by cvs2svn to create branch 'branch_qmem'. 7689d 04h /or1k/tags/rel_26/or1200/rtl/verilog/or1200_defines.v
1159 No functional changes. Added defines to disable implementation of multiplier/MAC lampret 7732d 07h /or1k/tags/rel_26/or1200/rtl/verilog/or1200_defines.v
1155 No functional change. Only added customization for exception vectors. lampret 7735d 08h /or1k/tags/rel_26/or1200/rtl/verilog/or1200_defines.v
1139 Fixed OR1200_CLKDIV_x_SUPPORTED defines. Better description. lampret 7748d 10h /or1k/tags/rel_26/or1200/rtl/verilog/or1200_defines.v
1132 RFRAM defines comments updated. Altera LPM option added. lampret 7749d 05h /or1k/tags/rel_26/or1200/rtl/verilog/or1200_defines.v
1104 Added optional support for WB B3 specification (xwb_cti_o, xwb_bte_o). Made xwb_cab_o optional. lampret 7868d 22h /or1k/tags/rel_26/or1200/rtl/verilog/or1200_defines.v
1078 Previous check-in was done by mistake. mohor 7909d 16h /or1k/tags/rel_26/or1200/rtl/verilog/or1200_defines.v
1077 Signal scanb_sen renamed to scanb_en. mohor 7909d 16h /or1k/tags/rel_26/or1200/rtl/verilog/or1200_defines.v
1063 Added BIST scan. Special VS RAMs need to be used to implement BIST. lampret 7920d 11h /or1k/tags/rel_26/or1200/rtl/verilog/or1200_defines.v
1055 Removed obsolete comment. lampret 7952d 04h /or1k/tags/rel_26/or1200/rtl/verilog/or1200_defines.v
1035 Added optional l.div/l.divu insns. By default they are disabled. lampret 7960d 01h /or1k/tags/rel_26/or1200/rtl/verilog/or1200_defines.v
1033 If SR[CY] implemented with OR1200_IMPL_ADDC enabled, l.add/l.addi also set SR[CY]. lampret 7960d 12h /or1k/tags/rel_26/or1200/rtl/verilog/or1200_defines.v

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.