OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [rel_26/] [or1200/] [rtl/] [verilog/] [or1200_except.v] - Rev 1765

Rev

Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
1765 root 5584d 10h /or1k/tags/rel_26/or1200/rtl/verilog/or1200_except.v
1253 This commit was manufactured by cvs2svn to create tag 'rel_26'. 7439d 07h /or1k/tags/rel_26/or1200/rtl/verilog/or1200_except.v
1252 preliminary HW breakpoints support in debug unit (by default disabled). To enable define OR1200_DU_HWBKPTS. lampret 7439d 07h /or1k/tags/rel_26/or1200/rtl/verilog/or1200_except.v
1163 This commit was manufactured by cvs2svn to create branch 'branch_qmem'. 7689d 05h /or1k/tags/rel_26/or1200/rtl/verilog/or1200_except.v
1155 No functional change. Only added customization for exception vectors. lampret 7735d 10h /or1k/tags/rel_26/or1200/rtl/verilog/or1200_except.v
1022 As per Taylor Su suggestion all case blocks are full case by default and optionally (OR1200_CASE_DEFAULT) can be disabled to increase clock frequncy. lampret 7964d 10h /or1k/tags/rel_26/or1200/rtl/verilog/or1200_except.v
1011 Removed some commented RTL. Fixed SR/ESR flag bug. lampret 7971d 07h /or1k/tags/rel_26/or1200/rtl/verilog/or1200_except.v
993 Fixed IMMU bug. lampret 7977d 06h /or1k/tags/rel_26/or1200/rtl/verilog/or1200_except.v
977 Added store buffer. lampret 7980d 12h /or1k/tags/rel_26/or1200/rtl/verilog/or1200_except.v
895 Added simple trace buffer [only for Xilinx Virtex target]. Fixed instruction fetch abort when new exception is recognized. lampret 8015d 10h /or1k/tags/rel_26/or1200/rtl/verilog/or1200_except.v
660 Speed optimizations (removed duplicate _cyc_ and _stb_). Fixed D/IMMU cache-inhibit attr. lampret 8169d 04h /or1k/tags/rel_26/or1200/rtl/verilog/or1200_except.v
617 Changed 'void' nop-ops instead of insn[0] to use insn[16]. Debug unit stalls the tick timer. Prepared new flag generation for add and and insns. Blocked DC/IC while they are turned off. Fixed I/D MMU SPRs layout except WAYs. TODO: smart IC invalidate, l.j 2 and TLB ways. lampret 8183d 07h /or1k/tags/rel_26/or1200/rtl/verilog/or1200_except.v
610 Changed default reset values for SR and ESR to match or1ksim's. Fixed flop model in or1200_dpram_32x32 when OR1200_XILINX_RAM32X1D is defined. lampret 8188d 00h /or1k/tags/rel_26/or1200/rtl/verilog/or1200_except.v
595 Fixed 'the NPC single-step fix'. lampret 8192d 18h /or1k/tags/rel_26/or1200/rtl/verilog/or1200_except.v
589 No more low/high priority interrupts (PICPR removed). Added tick timer exception. Added exception prefix (SR[EPH]). Fixed single-step bug whenreading NPC. lampret 8193d 00h /or1k/tags/rel_26/or1200/rtl/verilog/or1200_except.v
571 Changed alignment exception EPCR. Not tested yet. lampret 8196d 11h /or1k/tags/rel_26/or1200/rtl/verilog/or1200_except.v
570 Fixed order of syscall and range exceptions. lampret 8196d 13h /or1k/tags/rel_26/or1200/rtl/verilog/or1200_except.v
562 Fixed mem2reg bug in FAST implementation. Updated debug unit to work with new genpc/if. lampret 8197d 02h /or1k/tags/rel_26/or1200/rtl/verilog/or1200_except.v
504 New prefixes for RTL files, prefixed module names. Updated cache controllers and MMUs. lampret 8208d 00h /or1k/tags/rel_26/or1200/rtl/verilog/or1200_except.v

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.