OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [rel_26/] [or1200/] [rtl/] [verilog/] [or1200_mem2reg.v] - Rev 1765

Rev

Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
1765 root 5584d 09h /or1k/tags/rel_26/or1200/rtl/verilog/or1200_mem2reg.v
1253 This commit was manufactured by cvs2svn to create tag 'rel_26'. 7439d 06h /or1k/tags/rel_26/or1200/rtl/verilog/or1200_mem2reg.v
1163 This commit was manufactured by cvs2svn to create branch 'branch_qmem'. 7689d 05h /or1k/tags/rel_26/or1200/rtl/verilog/or1200_mem2reg.v
1022 As per Taylor Su suggestion all case blocks are full case by default and optionally (OR1200_CASE_DEFAULT) can be disabled to increase clock frequncy. lampret 7964d 10h /or1k/tags/rel_26/or1200/rtl/verilog/or1200_mem2reg.v
788 Some of the warnings fixed. lampret 8122d 17h /or1k/tags/rel_26/or1200/rtl/verilog/or1200_mem2reg.v
777 Changed define name from OR1200_MEM2REG_FAST to OR1200_IMPL_MEM2REG2 lampret 8123d 13h /or1k/tags/rel_26/or1200/rtl/verilog/or1200_mem2reg.v
562 Fixed mem2reg bug in FAST implementation. Updated debug unit to work with new genpc/if. lampret 8197d 02h /or1k/tags/rel_26/or1200/rtl/verilog/or1200_mem2reg.v
504 New prefixes for RTL files, prefixed module names. Updated cache controllers and MMUs. lampret 8208d 00h /or1k/tags/rel_26/or1200/rtl/verilog/or1200_mem2reg.v

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.