OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [stable_0_1_0/] [or1ksim/] [testbench/] [except_test_s.S] - Rev 1780

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
1765 root 5587d 01h /or1k/tags/stable_0_1_0/or1ksim/testbench/except_test_s.S
1357 This commit was manufactured by cvs2svn to create tag 'stable_0_1_0'. 7075d 13h /or1k/tags/stable_0_1_0/or1ksim/testbench/except_test_s.S
1356 This commit was manufactured by cvs2svn to create branch 'stable_0_1_x'. 7075d 13h /or1k/tags/stable_0_1_0/or1ksim/testbench/except_test_s.S
970 Testbench is now running on ORP architecture platform. simons 7986d 02h /or1k/tags/stable_0_1_0/or1ksim/testbench/except_test_s.S
956 Changed to work with or32-uclinux tool chain. Everything works except keyboard test. simons 7988d 07h /or1k/tags/stable_0_1_0/or1ksim/testbench/except_test_s.S
608 Range exception removed from test. simons 8191d 11h /or1k/tags/stable_0_1_0/or1ksim/testbench/except_test_s.S
600 No more low/high priority interrupts (PICPR removed). Added tick timer exception. simons 8194d 00h /or1k/tags/stable_0_1_0/or1ksim/testbench/except_test_s.S
522 Bug fixed. simons 8208d 06h /or1k/tags/stable_0_1_0/or1ksim/testbench/except_test_s.S
519 except_test.S renamed to except_test_s.S simons 8208d 09h /or1k/tags/stable_0_1_0/or1ksim/testbench/except_test_s.S

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.