OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [tn_m001/] [or1ksim/] [bpb/] [branch_predict.c] - Rev 1765

Rev

Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
1765 root 5603d 05h /or1k/tags/tn_m001/or1ksim/bpb/branch_predict.c
861 This commit was manufactured by cvs2svn to create tag 'tn_m001'. 8086d 05h /or1k/tags/tn_m001/or1ksim/bpb/branch_predict.c
541 lot of new parameters concerning memory delays added; bpb parameter moved from cpu to new bpb section; UPDATE YOUR .CFG FILES! markom 8221d 14h /or1k/tags/tn_m001/or1ksim/bpb/branch_predict.c
306 corrected lots of bugs markom 8282d 18h /or1k/tags/tn_m001/or1ksim/bpb/branch_predict.c
264 updated cpu config section; added sim config section markom 8288d 13h /or1k/tags/tn_m001/or1ksim/bpb/branch_predict.c
102 Major update to include PM, PIC, Cache Mngmnt and non-interactive mode. lampret 8456d 22h /or1k/tags/tn_m001/or1ksim/bpb/branch_predict.c
28 Adding COFF loader. lampret 8818d 02h /or1k/tags/tn_m001/or1ksim/bpb/branch_predict.c
26 Clean up. lampret 8834d 00h /or1k/tags/tn_m001/or1ksim/bpb/branch_predict.c
6 Just a regular update with exception of cache simulation. MMU simulation still under development. lampret 8898d 06h /or1k/tags/tn_m001/or1ksim/bpb/branch_predict.c
3 This commit was generated by cvs2svn to compensate for changes in r2, which
included commits to RCS files with non-trunk default branches.
cvs 9023d 23h /or1k/tags/tn_m001/or1ksim/bpb/branch_predict.c
2 First import. cvs 9023d 23h /or1k/tags/tn_m001/or1ksim/bpb/branch_predict.c

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.