OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [tn_m001/] [or1ksim/] [sim-config.h] - Rev 1782

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
1765 root 5568d 18h /or1k/tags/tn_m001/or1ksim/sim-config.h
861 This commit was manufactured by cvs2svn to create tag 'tn_m001'. 8051d 18h /or1k/tags/tn_m001/or1ksim/sim-config.h
823 Added configuration parameter for specifying stdout file filename. ivang 8088d 02h /or1k/tags/tn_m001/or1ksim/sim-config.h
805 kbd, fb, vga devices now uses scheduler markom 8095d 09h /or1k/tags/tn_m001/or1ksim/sim-config.h
732 Fixed error during merge. ivang 8128d 01h /or1k/tags/tn_m001/or1ksim/sim-config.h
731 Merge. ivang 8128d 01h /or1k/tags/tn_m001/or1ksim/sim-config.h
725 Added some more configuration parameters. ivang 8130d 01h /or1k/tags/tn_m001/or1ksim/sim-config.h
723 Added configuration for socket interface and IRQ level. ivang 8130d 01h /or1k/tags/tn_m001/or1ksim/sim-config.h
713 lot of small minor improvements: code documented, cleaned; runs at about same speed when not actually logging, but exe_log is enabled; raw_stats now run only with simple execution - enable RAW_USAGE_STATS macro markom 8132d 07h /or1k/tags/tn_m001/or1ksim/sim-config.h
675 register output added to sw executed log markom 8149d 05h /or1k/tags/tn_m001/or1ksim/sim-config.h
672 advanced exe_log functionality added markom 8149d 07h /or1k/tags/tn_m001/or1ksim/sim-config.h
664 very simple PS/2 keyboard model with associated test added markom 8152d 05h /or1k/tags/tn_m001/or1ksim/sim-config.h
648 fb now works in system memory markom 8158d 08h /or1k/tags/tn_m001/or1ksim/sim-config.h
647 some changes to fb to make it compatible with HW markom 8159d 02h /or1k/tags/tn_m001/or1ksim/sim-config.h
645 simple frame buffer peripheral with test added markom 8159d 08h /or1k/tags/tn_m001/or1ksim/sim-config.h
632 profiler and mprofiler merged into sim. ivang 8164d 20h /or1k/tags/tn_m001/or1ksim/sim-config.h
631 Real cache access is simulated now. simons 8165d 18h /or1k/tags/tn_m001/or1ksim/sim-config.h
629 typo fixed markom 8166d 07h /or1k/tags/tn_m001/or1ksim/sim-config.h
626 store buffer added markom 8166d 07h /or1k/tags/tn_m001/or1ksim/sim-config.h
624 Added logging of writes/read to/from SPR registers. ivang 8167d 00h /or1k/tags/tn_m001/or1ksim/sim-config.h

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.