OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [tn_m001/] [or1ksim/] [testbench/] [mmu.c] - Rev 1778

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
1765 root 5586d 07h /or1k/tags/tn_m001/or1ksim/testbench/mmu.c
861 This commit was manufactured by cvs2svn to create tag 'tn_m001'. 8069d 08h /or1k/tags/tn_m001/or1ksim/testbench/mmu.c
639 MMU cache inhibit bit test added. simons 8180d 09h /or1k/tags/tn_m001/or1ksim/testbench/mmu.c
600 No more low/high priority interrupts (PICPR removed). Added tick timer exception. simons 8193d 07h /or1k/tags/tn_m001/or1ksim/testbench/mmu.c
509 unused var warning corrected markom 8209d 17h /or1k/tags/tn_m001/or1ksim/testbench/mmu.c
480 RTL_SIM define added for shorter simulation runtime. simons 8224d 15h /or1k/tags/tn_m001/or1ksim/testbench/mmu.c
466 EEAR is used for determing ITLB miss and IPF page address. simons 8225d 08h /or1k/tags/tn_m001/or1ksim/testbench/mmu.c
457 Page size set to 8192. simons 8229d 11h /or1k/tags/tn_m001/or1ksim/testbench/mmu.c
448 Permission test added. simons 8230d 21h /or1k/tags/tn_m001/or1ksim/testbench/mmu.c
417 ITLB test tested on simulator. simons 8235d 06h /or1k/tags/tn_m001/or1ksim/testbench/mmu.c
415 DTLB test tested on simulator. simons 8236d 07h /or1k/tags/tn_m001/or1ksim/testbench/mmu.c
413 some section changes markom 8236d 16h /or1k/tags/tn_m001/or1ksim/testbench/mmu.c
412 *** empty log message *** simons 8236d 17h /or1k/tags/tn_m001/or1ksim/testbench/mmu.c
410 MMU test added. simons 8237d 14h /or1k/tags/tn_m001/or1ksim/testbench/mmu.c

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.