OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [trunk/] [or1200/] [rtl/] [verilog/] [or1200_pic.v] - Rev 1781

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
1765 root 5744d 06h /or1k/trunk/or1200/rtl/verilog/or1200_pic.v
1293 Non-functional changes. Coding style fixes. lampret 7480d 11h /or1k/trunk/or1200/rtl/verilog/or1200_pic.v
788 Some of the warnings fixed. lampret 8282d 14h /or1k/trunk/or1200/rtl/verilog/or1200_pic.v
589 No more low/high priority interrupts (PICPR removed). Added tick timer exception. Added exception prefix (SR[EPH]). Fixed single-step bug whenreading NPC. lampret 8352d 21h /or1k/trunk/or1200/rtl/verilog/or1200_pic.v
504 New prefixes for RTL files, prefixed module names. Updated cache controllers and MMUs. lampret 8367d 21h /or1k/trunk/or1200/rtl/verilog/or1200_pic.v

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.