OpenCores
URL https://opencores.org/ocsvn/or1k_old/or1k_old/trunk

Subversion Repositories or1k_old

[/] [or1k_old/] [trunk/] [or1ksim/] [cache/] [Makefile.in] - Rev 1782

Rev

Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
1782 root 5614d 11h /or1k_old/trunk/or1ksim/cache/Makefile.in
1765 root 5725d 03h /or1k_old/trunk/or1ksim/cache/Makefile.in
1748 These are all the changes for Or1ksim 0.3.0 release candidate 1. The changes
are explained in the NEWS, README and ChangeLog files. A number of
long-standing bugs are fixed (see the OpenRISC tracker), and the code is
brought up to a consistent standard, following the GNU coding conventions
throughout.

Argument parsing now uses argtable2, and a User Guide has been added.
Documentation throughout has been extended to be compatible with Doxygen,
providing a further level of technical detail on the internals.
jeremybennett 5874d 09h /or1k_old/trunk/or1ksim/cache/Makefile.in
1745 These are the changes to allow or1ksim to build as a library as well as a standalone simulator. The concept of a "generic" peripheral is added, which will commuicate with an external model via upcalls. jeremybennett 5910d 08h /or1k_old/trunk/or1ksim/cache/Makefile.in
1743 Changes to bring behavior into line with the current OpenRISC 1000 specification and support GDB 6.8. A couple of small bugs with handling xterms and opening the remote debug channel are also fixed. Header files have been added to sources in Makefile.am files where they are missing, so that "make tags" will include them. Makefile.in files have been regenerated due to these changes. jeremybennett 5911d 07h /or1k_old/trunk/or1ksim/cache/Makefile.in
1576 configure updates phoenix 6984d 03h /or1k_old/trunk/or1ksim/cache/Makefile.in
1376 aclocal && autoconf && automake phoenix 7199d 14h /or1k_old/trunk/or1ksim/cache/Makefile.in
1249 Downgrading back to automake-1.4 lampret 7585d 03h /or1k_old/trunk/or1ksim/cache/Makefile.in
1099 cvs bug fixed markom 8014d 14h /or1k_old/trunk/or1ksim/cache/Makefile.in
970 Testbench is now running on ORP architecture platform. simons 8124d 04h /or1k_old/trunk/or1ksim/cache/Makefile.in
876 Beta release of ATA simulation rherveille 8168d 03h /or1k_old/trunk/or1ksim/cache/Makefile.in
517 some performance optimizations markom 8347d 12h /or1k_old/trunk/or1ksim/cache/Makefile.in
221 major changes to testbench; debug unit is moved to /debug; memory organization can be customized; UART from simons; overall cleanup markom 8419d 15h /or1k_old/trunk/or1ksim/cache/Makefile.in
84 Update. lampret 8625d 13h /or1k_old/trunk/or1ksim/cache/Makefile.in
18 or16 added, or1k renamed to or32. lampret 8958d 18h /or1k_old/trunk/or1ksim/cache/Makefile.in
13 Rebuild of the generated files. jrydberg 9019d 10h /or1k_old/trunk/or1ksim/cache/Makefile.in
7 Major update of the enviorment. Now uses autoconf and automake. The
simulator uses readline aswell to get input from the user. A number of
new files added, some modified. The libc directory is now called support.
jrydberg 9019d 10h /or1k_old/trunk/or1ksim/cache/Makefile.in

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.