OpenCores
URL https://opencores.org/ocsvn/or1k_old/or1k_old/trunk

Subversion Repositories or1k_old

[/] [or1k_old/] [trunk/] [or1ksim/] [cpu/] [or1k/] [sprs.h] - Rev 1782

Rev

Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
1782 root 5732d 12h /or1k_old/trunk/or1ksim/cpu/or1k/sprs.h
1765 root 5843d 04h /or1k_old/trunk/or1ksim/cpu/or1k/sprs.h
1748 These are all the changes for Or1ksim 0.3.0 release candidate 1. The changes
are explained in the NEWS, README and ChangeLog files. A number of
long-standing bugs are fixed (see the OpenRISC tracker), and the code is
brought up to a consistent standard, following the GNU coding conventions
throughout.

Argument parsing now uses argtable2, and a User Guide has been added.
Documentation throughout has been extended to be compatible with Doxygen,
providing a further level of technical detail on the internals.
jeremybennett 5992d 10h /or1k_old/trunk/or1ksim/cpu/or1k/sprs.h
1532 Add pretty spr dumping code nogj 7191d 07h /or1k_old/trunk/or1ksim/cpu/or1k/sprs.h
1508 Remove m{f,t}spr calls where we can access the spr directly nogj 7192d 15h /or1k_old/trunk/or1ksim/cpu/or1k/sprs.h
1506 * Remove very slow {set,test}sprbit{,s} functions.
* Remove uses of getsprbits in time critical functions.
nogj 7192d 16h /or1k_old/trunk/or1ksim/cpu/or1k/sprs.h
1442 Replace some problematic calles to mfspr/mtspr with direct access to the spr nogj 7283d 11h /or1k_old/trunk/or1ksim/cpu/or1k/sprs.h
1432 Collect most of the cpu state variables in a structure (cpu_state) nogj 7283d 11h /or1k_old/trunk/or1ksim/cpu/or1k/sprs.h
1354 typing fixes phoenix 7332d 12h /or1k_old/trunk/or1ksim/cpu/or1k/sprs.h
1350 Mark a simulated cpu address as such, by introducing the new oraddr_t type nogj 7333d 09h /or1k_old/trunk/or1ksim/cpu/or1k/sprs.h
997 PRINTF should be used instead of printf; command redirection repaired markom 8234d 18h /or1k_old/trunk/or1ksim/cpu/or1k/sprs.h
728 tick timer works with scheduler markom 8403d 16h /or1k_old/trunk/or1ksim/cpu/or1k/sprs.h
644 Modified logging of SPR accesses. Logging only explicit instruction accesses. ivang 8434d 13h /or1k_old/trunk/or1ksim/cpu/or1k/sprs.h
624 Added logging of writes/read to/from SPR registers. ivang 8441d 11h /or1k_old/trunk/or1ksim/cpu/or1k/sprs.h
600 No more low/high priority interrupts (PICPR removed). Added tick timer exception. simons 8450d 04h /or1k_old/trunk/or1ksim/cpu/or1k/sprs.h
518 some more performance optimizations markom 8465d 12h /or1k_old/trunk/or1ksim/cpu/or1k/sprs.h
517 some performance optimizations markom 8465d 13h /or1k_old/trunk/or1ksim/cpu/or1k/sprs.h
479 connection with gdb repaired; temp_except_delay removed; lot of except and debug code cleaned; sys 203 causes stall under gdb; non-sim memory area log bug fixed markom 8481d 13h /or1k_old/trunk/or1ksim/cpu/or1k/sprs.h
167 - SPR values corrected
- testbenches now work
- lot of optimizations, use --disable-debugmod for optimal performance
- some tick timer bugs fixed
markom 8614d 13h /or1k_old/trunk/or1ksim/cpu/or1k/sprs.h
123 Bugs fixed:
- l.rfe temporarly disables exceptions
- l.sys does PC -= 4
- breakpoints now supported at peripheria locations
- uart0.rt/.tx nonexistent file segment fault

Other modifications:
- replaced string names to instruction indexes
- execute.c executes specified (in ISA table) function
- modified ISA table - flag needed for gdb
- added or32.c, which supports or32.h
- added new instructions l.mac, l.msb, l.maci, l.macrc
and their executing functions (opcodes to be revisited)
- added header acconfig.h
- modified configuration files
markom 8671d 14h /or1k_old/trunk/or1ksim/cpu/or1k/sprs.h

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2025 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.