OpenCores
URL https://opencores.org/ocsvn/or1k_old/or1k_old/trunk

Subversion Repositories or1k_old

[/] [or1k_old/] [trunk/] [or1ksim/] [peripheral/] [memory.c] - Rev 1782

Rev

Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
1782 root 5614d 08h /or1k_old/trunk/or1ksim/peripheral/memory.c
1765 root 5725d 00h /or1k_old/trunk/or1ksim/peripheral/memory.c
1751 These are the changes to support Or1ksim 0.3.0rc2. Most significantly they provide GDB RSP support. They also fix 5 outstanding bugs and satisfy one new feature request. jeremybennett 5844d 09h /or1k_old/trunk/or1ksim/peripheral/memory.c
1748 These are all the changes for Or1ksim 0.3.0 release candidate 1. The changes
are explained in the NEWS, README and ChangeLog files. A number of
long-standing bugs are fixed (see the OpenRISC tracker), and the code is
brought up to a consistent standard, following the GNU coding conventions
throughout.

Argument parsing now uses argtable2, and a User Guide has been added.
Documentation throughout has been extended to be compatible with Doxygen,
providing a further level of technical detail on the internals.
jeremybennett 5874d 05h /or1k_old/trunk/or1ksim/peripheral/memory.c
1649 Mark as many functions as possible static nogj 6871d 03h /or1k_old/trunk/or1ksim/peripheral/memory.c
1586 Charles Qi
Fix memory handling on big endian machines
nogj 6956d 08h /or1k_old/trunk/or1ksim/peripheral/memory.c
1557 Fix most warnings issued by gcc4 nogj 7007d 14h /or1k_old/trunk/or1ksim/peripheral/memory.c
1556 Create an 8-bit program load function to be able to load an unaligned section nogj 7007d 14h /or1k_old/trunk/or1ksim/peripheral/memory.c
1486 * Seporate out the code used for handling the memory peripheral to peripheral/memory.c
* Mostly decouple the memory controller from the internals of the memory handling.
* Rewrite memory handling to be more linear and thus much faster.
* Issue a bus error on read/write with invalid granularity.
nogj 7117d 11h /or1k_old/trunk/or1ksim/peripheral/memory.c

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.