OpenCores
URL https://opencores.org/ocsvn/pci/pci/trunk

Subversion Repositories pci

[/] [pci/] [trunk/] [bench/] [verilog/] [pci_testbench_defines.v] - Rev 154

Rev

Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
154 New directory structure. root 5844d 08h /pci/trunk/bench/verilog/pci_testbench_defines.v
132 Compact PCI Hot Swap support added.
New testcases added.
Specification updated.
Test application changed to support WB B3 cycles.
mihad 7752d 05h /pci/trunk/bench/verilog/pci_testbench_defines.v
106 Added limited WISHBONE B3 support for WISHBONE Slave Unit.
Doesn't support full speed bursts yet.
mihad 7889d 23h /pci/trunk/bench/verilog/pci_testbench_defines.v
104 Found and simulated the problem in the synchronization logic.
Repaired the synchronization logic in the FIFOs.
mihad 7895d 08h /pci/trunk/bench/verilog/pci_testbench_defines.v
92 Update! mihad 7942d 14h /pci/trunk/bench/verilog/pci_testbench_defines.v
73 Bug fixes, testcases added. mihad 8084d 01h /pci/trunk/bench/verilog/pci_testbench_defines.v
69 Changed BIST signal names etc.. mihad 8176d 04h /pci/trunk/bench/verilog/pci_testbench_defines.v
66 Changed empty status generation in pciw_fifo_control.v mihad 8183d 04h /pci/trunk/bench/verilog/pci_testbench_defines.v
63 Added additional testcase and changed rst name in BIST to trst mihad 8186d 07h /pci/trunk/bench/verilog/pci_testbench_defines.v
54 Changed Tsetup and Thold for WISHBONE models, due to difficulties encountered during gate level sim mihad 8236d 00h /pci/trunk/bench/verilog/pci_testbench_defines.v
45 Added a few testcases. Repaired wrong reset value for PCI_AM5 register. Repaired Parity Error Detected bit setting. Changed PCI_AM0 to always enabled(regardles of PCI_AM0 define), if image 0 is used as configuration image mihad 8245d 06h /pci/trunk/bench/verilog/pci_testbench_defines.v
26 Modified testbench and fixed some bugs mihad 8420d 00h /pci/trunk/bench/verilog/pci_testbench_defines.v
15 Initial testbench import. Still under development mihad 8438d 03h /pci/trunk/bench/verilog/pci_testbench_defines.v

powered by: WebSVN 2.1.0

© copyright 1999-2025 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.