OpenCores
URL https://opencores.org/ocsvn/pci/pci/trunk

Subversion Repositories pci

[/] [pci/] [trunk/] [rtl/] [verilog/] [pci_wb_slave.v] - Rev 154

Rev

Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
154 New directory structure. root 5685d 14h /pci/trunk/rtl/verilog/pci_wb_slave.v
153 Write burst performance patch applied.
Not tested. Everything should be backwards
compatible, since functional code is ifdefed.
mihad 6665d 09h /pci/trunk/rtl/verilog/pci_wb_slave.v
140 Update! SPOCI Implemented! mihad 7557d 11h /pci/trunk/rtl/verilog/pci_wb_slave.v
132 Compact PCI Hot Swap support added.
New testcases added.
Specification updated.
Test application changed to support WB B3 cycles.
mihad 7593d 12h /pci/trunk/rtl/verilog/pci_wb_slave.v
113 ifdefs moved to thier own lines, this confuses some of the tools. simons 7720d 05h /pci/trunk/rtl/verilog/pci_wb_slave.v
106 Added limited WISHBONE B3 support for WISHBONE Slave Unit.
Doesn't support full speed bursts yet.
mihad 7731d 05h /pci/trunk/rtl/verilog/pci_wb_slave.v
77 Changed module and file names. Updated scripts accordingly. FIFO synchronizations changed. mihad 7919d 06h /pci/trunk/rtl/verilog/pci_wb_slave.v

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.