OpenCores
URL https://opencores.org/ocsvn/raytrac/raytrac/trunk

Subversion Repositories raytrac

[/] [raytrac/] [branches/] [fp/] [memblock.vhd] - Rev 161

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
161 Changes for the sake of the firsts simulation tracking results jguarin2002 4456d 02h /raytrac/branches/fp/memblock.vhd
160 Corrections derived from simulation debugging jguarin2002 4460d 19h /raytrac/branches/fp/memblock.vhd
159 wrcycle\!\? No\! rwcycle.... jguarin2002 4462d 04h /raytrac/branches/fp/memblock.vhd
158 Changing std_logic_vector types to my custom far more convinients xfloat32\! jguarin2002 4462d 09h /raytrac/branches/fp/memblock.vhd
157 For the first time the whole Raytrac RTL code compiled along with its testbench code in ModelSim jguarin2002 4462d 20h /raytrac/branches/fp/memblock.vhd
153 last modifications for tb_compiler.py compliance jguarin2002 4469d 01h /raytrac/branches/fp/memblock.vhd
152 Test bench oriented modifications jguarin2002 4473d 02h /raytrac/branches/fp/memblock.vhd
151 Previous Work to generate test benching jguarin2002 4531d 22h /raytrac/branches/fp/memblock.vhd
150 First Beta of RayTrac for a total size of 3874 lcells. Great Result\! jguarin2002 4545d 19h /raytrac/branches/fp/memblock.vhd
147 Added Interruption Machine, supporting Result Queue Full and End Of Instruction event notifications. Memblock Adjustments. In the Data Path Control circuit an Interrupt pero Instruction type was decodified. jguarin2002 4548d 11h /raytrac/branches/fp/memblock.vhd
143 working on result queue sync decoding signals jguarin2002 4572d 14h /raytrac/branches/fp/memblock.vhd
141 Syncing: its awful work: input adresses decoded to include the instructions queue also.... jguarin2002 4644d 14h /raytrac/branches/fp/memblock.vhd
140 Syncing: its awful work..... jguarin2002 4644d 20h /raytrac/branches/fp/memblock.vhd
139 Sync jguarin2002 4656d 10h /raytrac/branches/fp/memblock.vhd
138 enabled ena on memblock and dpc, also changed the instruction and result memories to queued schemes jguarin2002 4661d 01h /raytrac/branches/fp/memblock.vhd
136 gogogo jguarin2002 4669d 13h /raytrac/branches/fp/memblock.vhd
133 Added the instructions queue jguarin2002 4677d 01h /raytrac/branches/fp/memblock.vhd
131 Post RTL check on memblock jguarin2002 4681d 02h /raytrac/branches/fp/memblock.vhd
130 RayTrac Internal Memory Blocks among operands registers and Intermediate Results Fifos jguarin2002 4681d 21h /raytrac/branches/fp/memblock.vhd
129 Memory Block:

Identified the four circuits: External Write, External Read, Internal Write, Internal Read.
jguarin2002 4687d 10h /raytrac/branches/fp/memblock.vhd

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.