OpenCores
URL https://opencores.org/ocsvn/sdr_ctrl/sdr_ctrl/trunk

Subversion Repositories sdr_ctrl

[/] [sdr_ctrl/] [trunk/] [rtl/] [core/] [sdrc_bs_convert.v] - Rev 50

Rev

Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
50 Bug fix the request length is fixe dinesha 4658d 11h /sdr_ctrl/trunk/rtl/core/sdrc_bs_convert.v
47 SDRAM bus converter bug fix and top-level signal clean up dinesha 4659d 10h /sdr_ctrl/trunk/rtl/core/sdrc_bs_convert.v
45 RTL clean up and logic seperation done from sdram bus converter and request generator dinesha 4661d 15h /sdr_ctrl/trunk/rtl/core/sdrc_bs_convert.v
44 SDRAM data path logic is modified to support 4 command line pipe line of different bank dinesha 4663d 14h /sdr_ctrl/trunk/rtl/core/sdrc_bs_convert.v
37 SDRAM dq and sdram pad clock are termindated inside the top rtl files dinesha 4665d 17h /sdr_ctrl/trunk/rtl/core/sdrc_bs_convert.v
31 Integrated SDRAM controller with wishbone interface is added into SVN dinesha 4668d 09h /sdr_ctrl/trunk/rtl/core/sdrc_bs_convert.v
16 8 Bit SDRAM Support is added dinesha 4672d 08h /sdr_ctrl/trunk/rtl/core/sdrc_bs_convert.v
4 Sdram controller RTL bug fixes done for 16bit SDR Mode dinesha 4680d 07h /sdr_ctrl/trunk/rtl/core/sdrc_bs_convert.v
3 SDRAM controller core files are checked in dinesha 4686d 17h /sdr_ctrl/trunk/rtl/core/sdrc_bs_convert.v

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.