OpenCores
URL https://opencores.org/ocsvn/spi/spi/trunk

Subversion Repositories spi

[/] [spi/] [trunk/] [rtl/] [verilog/] [spi_top.v] - Rev 27

Rev

Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
27 New directory structure. root 5692d 22h /spi/trunk/rtl/verilog/spi_top.v
21 Byte selects changed. simons 7764d 16h /spi/trunk/rtl/verilog/spi_top.v
15 Defines set in order. simons 7768d 21h /spi/trunk/rtl/verilog/spi_top.v
13 8-bit WB access enabled. simons 7769d 14h /spi/trunk/rtl/verilog/spi_top.v
10 Slave select signal generation bug fixed, default case added when reading registers, to avoid latches. simons 7807d 20h /spi/trunk/rtl/verilog/spi_top.v
9 Support for 128 bits character length added. Zero value divider bug fixed. simons 7848d 14h /spi/trunk/rtl/verilog/spi_top.v
8 Automatic slave select signal generation added. simons 7868d 15h /spi/trunk/rtl/verilog/spi_top.v
7 Support for 64 bit caharacter len added. simons 7957d 04h /spi/trunk/rtl/verilog/spi_top.v
2 Initial import simons 8155d 16h /spi/trunk/rtl/verilog/spi_top.v

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.