OpenCores
URL https://opencores.org/ocsvn/t48/t48/trunk

Subversion Repositories t48

[/] [t48/] [tags/] [rel_0_1_beta/] [rtl/] [vhdl/] [decoder.vhd] - Rev 329

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
292 New directory structure. root 5607d 18h /t48/tags/rel_0_1_beta/rtl/vhdl/decoder.vhd
251 This commit was manufactured by cvs2svn to create tag 'rel_0_1_beta'. 6578d 03h /t48/tags/rel_0_1_beta/rtl/vhdl/decoder.vhd
78 adjust external timing of BUS arniml 7387d 11h /t48/tags/rel_0_1_beta/rtl/vhdl/decoder.vhd
72 removed superfluous signal from sensitivity list arniml 7388d 16h /t48/tags/rel_0_1_beta/rtl/vhdl/decoder.vhd
64 + enhance instruction strobe generation
+ rework address output under EA=1 conditions
arniml 7394d 09h /t48/tags/rel_0_1_beta/rtl/vhdl/decoder.vhd
60 + add marker for injected calls
+ suppress intstruction strobes for injected calls
arniml 7397d 06h /t48/tags/rel_0_1_beta/rtl/vhdl/decoder.vhd
53 make istrobe visible through testbench package arniml 7398d 07h /t48/tags/rel_0_1_beta/rtl/vhdl/decoder.vhd
45 remove unused signals arniml 7405d 06h /t48/tags/rel_0_1_beta/rtl/vhdl/decoder.vhd
38 add measures to implement XCHD arniml 7408d 13h /t48/tags/rel_0_1_beta/rtl/vhdl/decoder.vhd
27 implemented mnemonic DA arniml 7415d 07h /t48/tags/rel_0_1_beta/rtl/vhdl/decoder.vhd
21 implement mnemonics:
+ MOVD_A_PP
+ OUTD_PP_A -> ANLD PP, A; MOVD PP, A; ORLD PP, A
arniml 7415d 15h /t48/tags/rel_0_1_beta/rtl/vhdl/decoder.vhd
4 initial check-in arniml 7420d 06h /t48/tags/rel_0_1_beta/rtl/vhdl/decoder.vhd

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.