OpenCores
URL https://opencores.org/ocsvn/t48/t48/trunk

Subversion Repositories t48

[/] [t48/] [tags/] [rel_0_2_beta/] [rtl/] [vhdl/] [clock_ctrl.vhd] - Rev 294

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
292 New directory structure. root 5600d 17h /t48/tags/rel_0_2_beta/rtl/vhdl/clock_ctrl.vhd
252 This commit was manufactured by cvs2svn to create tag 'rel_0_2_beta'. 6571d 02h /t48/tags/rel_0_2_beta/rtl/vhdl/clock_ctrl.vhd
77 move from std_logic_arith to numeric_std arniml 7381d 03h /t48/tags/rel_0_2_beta/rtl/vhdl/clock_ctrl.vhd
63 reset machine state to MSTATE3 to allow proper instruction fetch
after reset
arniml 7387d 08h /t48/tags/rel_0_2_beta/rtl/vhdl/clock_ctrl.vhd
20 move code for PROG out of if-branch for xtal3_s arniml 7408d 14h /t48/tags/rel_0_2_beta/rtl/vhdl/clock_ctrl.vhd
4 initial check-in arniml 7413d 06h /t48/tags/rel_0_2_beta/rtl/vhdl/clock_ctrl.vhd

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.