OpenCores
URL https://opencores.org/ocsvn/t48/t48/trunk

Subversion Repositories t48

[/] [t48/] [tags/] [rel_0_4_beta/] [bench/] [vhdl/] [tb_t8048.vhd] - Rev 292

Rev

Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
292 New directory structure. root 5596d 11h /t48/tags/rel_0_4_beta/bench/vhdl/tb_t8048.vhd
254 This commit was manufactured by cvs2svn to create tag 'rel_0_4_beta'. 6566d 20h /t48/tags/rel_0_4_beta/bench/vhdl/tb_t8048.vhd
68 connect T0 and T1 to P1 arniml 7383d 02h /t48/tags/rel_0_4_beta/bench/vhdl/tb_t8048.vhd
56 wait for instruction strobe after final end-of-simulation detection
this ensures that the last mov instruction is part of the dump and
enables 100% matching with i8039 simulator
arniml 7387d 00h /t48/tags/rel_0_4_beta/bench/vhdl/tb_t8048.vhd
19 enhance simulation result string arniml 7405d 23h /t48/tags/rel_0_4_beta/bench/vhdl/tb_t8048.vhd
8 initial check-in arniml 7407d 23h /t48/tags/rel_0_4_beta/bench/vhdl/tb_t8048.vhd

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.