OpenCores
URL https://opencores.org/ocsvn/t48/t48/trunk

Subversion Repositories t48

[/] [t48/] [tags/] [rel_0_6_1_beta/] [rtl/] [vhdl/] [t48_comp_pack-p.vhd] - Rev 345

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
292 New directory structure. root 5637d 06h /t48/tags/rel_0_6_1_beta/rtl/vhdl/t48_comp_pack-p.vhd
256 This commit was manufactured by cvs2svn to create tag 'rel_0_6_1_beta'. 6607d 15h /t48/tags/rel_0_6_1_beta/rtl/vhdl/t48_comp_pack-p.vhd
207 entity changes for P2 low impedance trigger issue arniml 6861d 18h /t48/tags/rel_0_6_1_beta/rtl/vhdl/t48_comp_pack-p.vhd
179 introduce prefix 't48_' for all packages, entities and configurations arniml 7005d 06h /t48/tags/rel_0_6_1_beta/rtl/vhdl/t48_comp_pack-p.vhd
162 Fix bug report:
"Wrong clock applied to T0"
t0_o is generated inside clock_ctrl with a separate flip-flop running
with xtal_i
arniml 7042d 20h /t48/tags/rel_0_6_1_beta/rtl/vhdl/t48_comp_pack-p.vhd
119 add int_in_progress_o to entity of int module arniml 7350d 19h /t48/tags/rel_0_6_1_beta/rtl/vhdl/t48_comp_pack-p.vhd
45 remove unused signals arniml 7434d 18h /t48/tags/rel_0_6_1_beta/rtl/vhdl/t48_comp_pack-p.vhd
38 add measures to implement XCHD arniml 7438d 01h /t48/tags/rel_0_6_1_beta/rtl/vhdl/t48_comp_pack-p.vhd
32 rename pX_limp to pX_low_imp arniml 7443d 20h /t48/tags/rel_0_6_1_beta/rtl/vhdl/t48_comp_pack-p.vhd
28 update wiring for DA support arniml 7444d 18h /t48/tags/rel_0_6_1_beta/rtl/vhdl/t48_comp_pack-p.vhd
24 connect control signal for Port 2 expander arniml 7445d 03h /t48/tags/rel_0_6_1_beta/rtl/vhdl/t48_comp_pack-p.vhd
4 initial check-in arniml 7449d 18h /t48/tags/rel_0_6_1_beta/rtl/vhdl/t48_comp_pack-p.vhd

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.