OpenCores
URL https://opencores.org/ocsvn/t48/t48/trunk

Subversion Repositories t48

[/] [t48/] [tags/] [rel_1_0/] [rtl/] [vhdl/] [t48_comp_pack-p.vhd] - Rev 292

Rev

Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
292 New directory structure. root 5648d 21h /t48/tags/rel_1_0/rtl/vhdl/t48_comp_pack-p.vhd
277 This commit was manufactured by cvs2svn to create tag 'rel_1_0'. 6461d 07h /t48/tags/rel_1_0/rtl/vhdl/t48_comp_pack-p.vhd
220 new input xtal_en_i arniml 6643d 06h /t48/tags/rel_1_0/rtl/vhdl/t48_comp_pack-p.vhd
207 entity changes for P2 low impedance trigger issue arniml 6873d 09h /t48/tags/rel_1_0/rtl/vhdl/t48_comp_pack-p.vhd
179 introduce prefix 't48_' for all packages, entities and configurations arniml 7016d 21h /t48/tags/rel_1_0/rtl/vhdl/t48_comp_pack-p.vhd
162 Fix bug report:
"Wrong clock applied to T0"
t0_o is generated inside clock_ctrl with a separate flip-flop running
with xtal_i
arniml 7054d 11h /t48/tags/rel_1_0/rtl/vhdl/t48_comp_pack-p.vhd
119 add int_in_progress_o to entity of int module arniml 7362d 09h /t48/tags/rel_1_0/rtl/vhdl/t48_comp_pack-p.vhd
45 remove unused signals arniml 7446d 09h /t48/tags/rel_1_0/rtl/vhdl/t48_comp_pack-p.vhd
38 add measures to implement XCHD arniml 7449d 16h /t48/tags/rel_1_0/rtl/vhdl/t48_comp_pack-p.vhd
32 rename pX_limp to pX_low_imp arniml 7455d 11h /t48/tags/rel_1_0/rtl/vhdl/t48_comp_pack-p.vhd
28 update wiring for DA support arniml 7456d 09h /t48/tags/rel_1_0/rtl/vhdl/t48_comp_pack-p.vhd
24 connect control signal for Port 2 expander arniml 7456d 18h /t48/tags/rel_1_0/rtl/vhdl/t48_comp_pack-p.vhd
4 initial check-in arniml 7461d 09h /t48/tags/rel_1_0/rtl/vhdl/t48_comp_pack-p.vhd

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.