OpenCores
URL https://opencores.org/ocsvn/t48/t48/trunk

Subversion Repositories t48

[/] [t48/] [tags/] [rel_1_1/] [rtl/] [vhdl/] [t48_core.vhd] - Rev 316

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
292 New directory structure. root 5702d 16h /t48/tags/rel_1_1/rtl/vhdl/t48_core.vhd
289 This commit was manufactured by cvs2svn to create tag 'rel_1_1'. 6016d 03h /t48/tags/rel_1_1/rtl/vhdl/t48_core.vhd
261 * name tag added
* restriction concerning expander port removed
arniml 6673d 01h /t48/tags/rel_1_1/rtl/vhdl/t48_core.vhd
220 new input xtal_en_i arniml 6697d 01h /t48/tags/rel_1_1/rtl/vhdl/t48_core.vhd
208 wire signals for P2 low impeddance marker issue arniml 6927d 04h /t48/tags/rel_1_1/rtl/vhdl/t48_core.vhd
179 introduce prefix 't48_' for all packages, entities and configurations arniml 7070d 16h /t48/tags/rel_1_1/rtl/vhdl/t48_core.vhd
162 Fix bug report:
"Wrong clock applied to T0"
t0_o is generated inside clock_ctrl with a separate flip-flop running
with xtal_i
arniml 7108d 06h /t48/tags/rel_1_1/rtl/vhdl/t48_core.vhd
86 update notice about expander port instructions arniml 7476d 14h /t48/tags/rel_1_1/rtl/vhdl/t48_core.vhd
45 remove unused signals arniml 7500d 04h /t48/tags/rel_1_1/rtl/vhdl/t48_core.vhd
38 add measures to implement XCHD arniml 7503d 11h /t48/tags/rel_1_1/rtl/vhdl/t48_core.vhd
32 rename pX_limp to pX_low_imp arniml 7509d 06h /t48/tags/rel_1_1/rtl/vhdl/t48_core.vhd
28 update wiring for DA support arniml 7510d 04h /t48/tags/rel_1_1/rtl/vhdl/t48_core.vhd
24 connect control signal for Port 2 expander arniml 7510d 13h /t48/tags/rel_1_1/rtl/vhdl/t48_core.vhd
4 initial check-in arniml 7515d 04h /t48/tags/rel_1_1/rtl/vhdl/t48_core.vhd

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.