OpenCores
URL https://opencores.org/ocsvn/t48/t48/trunk

Subversion Repositories t48

[/] [t48/] [tags/] [rel_1_2/] [rtl/] [vhdl/] [clock_ctrl.vhd] - Rev 300

Rev

Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
300 maintenance release for svn updates arniml 5583d 17h /t48/tags/rel_1_2/rtl/vhdl/clock_ctrl.vhd
295 - remove unsupported CVS tags
- propset for Id
arniml 5640d 20h /t48/tags/rel_1_2/rtl/vhdl/clock_ctrl.vhd
292 New directory structure. root 5663d 06h /t48/tags/rel_1_2/rtl/vhdl/clock_ctrl.vhd
249 Fix bug report
"Deassertion of PROG too early"
PROG is deasserted at end of XTAL3 now
arniml 6633d 15h /t48/tags/rel_1_2/rtl/vhdl/clock_ctrl.vhd
219 new input xtal_en_i gates xtal_i base clock arniml 6657d 15h /t48/tags/rel_1_2/rtl/vhdl/clock_ctrl.vhd
203 * shift assertion of ALE and PROG to xtal3
* correct change of revision 1.8
arniml 6887d 18h /t48/tags/rel_1_2/rtl/vhdl/clock_ctrl.vhd
179 introduce prefix 't48_' for all packages, entities and configurations arniml 7031d 06h /t48/tags/rel_1_2/rtl/vhdl/clock_ctrl.vhd
176 Use en_clk_i instead of xtal3_s for generation of external signals.
This is required when the core runs with full xtal clock instead
of xtal/3 (xtal_div_3_g = 0).
arniml 7032d 17h /t48/tags/rel_1_2/rtl/vhdl/clock_ctrl.vhd
162 Fix bug report:
"Wrong clock applied to T0"
t0_o is generated inside clock_ctrl with a separate flip-flop running
with xtal_i
arniml 7068d 20h /t48/tags/rel_1_2/rtl/vhdl/clock_ctrl.vhd
145 remove PROG and end of XTAL2, see comment for details arniml 7259d 19h /t48/tags/rel_1_2/rtl/vhdl/clock_ctrl.vhd
142 deassert rd_q, wr_q and prog_q at end of XTAL3 arniml 7259d 20h /t48/tags/rel_1_2/rtl/vhdl/clock_ctrl.vhd
77 move from std_logic_arith to numeric_std arniml 7443d 16h /t48/tags/rel_1_2/rtl/vhdl/clock_ctrl.vhd
63 reset machine state to MSTATE3 to allow proper instruction fetch
after reset
arniml 7449d 21h /t48/tags/rel_1_2/rtl/vhdl/clock_ctrl.vhd
20 move code for PROG out of if-branch for xtal3_s arniml 7471d 03h /t48/tags/rel_1_2/rtl/vhdl/clock_ctrl.vhd
4 initial check-in arniml 7475d 18h /t48/tags/rel_1_2/rtl/vhdl/clock_ctrl.vhd

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.