OpenCores
URL https://opencores.org/ocsvn/t48/t48/trunk

Subversion Repositories t48

[/] [t48/] [tags/] [rel_1_2/] [sim/] [rtl_sim/] [Makefile.ghdl] - Rev 300

Rev

Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
300 maintenance release for svn updates arniml 5550d 06h /t48/tags/rel_1_2/sim/rtl_sim/Makefile.ghdl
292 New directory structure. root 5629d 18h /t48/tags/rel_1_2/sim/rtl_sim/Makefile.ghdl
283 update to new mnemonic decoder arniml 5944d 07h /t48/tags/rel_1_2/sim/rtl_sim/Makefile.ghdl
259 added t8243 core plus related testbenches arniml 6600d 03h /t48/tags/rel_1_2/sim/rtl_sim/Makefile.ghdl
232 update to new memory concept arniml 6623d 03h /t48/tags/rel_1_2/sim/rtl_sim/Makefile.ghdl
218 simplifications arniml 6710d 10h /t48/tags/rel_1_2/sim/rtl_sim/Makefile.ghdl
154 added t8039_notri hierarchy arniml 7187d 08h /t48/tags/rel_1_2/sim/rtl_sim/Makefile.ghdl
151 added hierarchy t8048_notri and components package for t48 systems arniml 7188d 21h /t48/tags/rel_1_2/sim/rtl_sim/Makefile.ghdl
116 adapt to GHDL 0.12 / gcc 3.4.0 arniml 7372d 07h /t48/tags/rel_1_2/sim/rtl_sim/Makefile.ghdl
93 add support for line coverage evaluation with gcov arniml 7388d 12h /t48/tags/rel_1_2/sim/rtl_sim/Makefile.ghdl
79 add if_timing module arniml 7409d 11h /t48/tags/rel_1_2/sim/rtl_sim/Makefile.ghdl
77 move from std_logic_arith to numeric_std arniml 7410d 04h /t48/tags/rel_1_2/sim/rtl_sim/Makefile.ghdl
75 remove obsolete design unit arniml 7410d 08h /t48/tags/rel_1_2/sim/rtl_sim/Makefile.ghdl
71 add T8039 and its testbench arniml 7416d 09h /t48/tags/rel_1_2/sim/rtl_sim/Makefile.ghdl
16 fix header arniml 7439d 05h /t48/tags/rel_1_2/sim/rtl_sim/Makefile.ghdl
11 add description arniml 7440d 06h /t48/tags/rel_1_2/sim/rtl_sim/Makefile.ghdl
9 initial check-in arniml 7441d 04h /t48/tags/rel_1_2/sim/rtl_sim/Makefile.ghdl

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.