OpenCores
URL https://opencores.org/ocsvn/test_project/test_project/trunk

Subversion Repositories test_project

[/] [test_project/] [trunk/] [rtl/] [verilog/] [components/] [wb_sdram_ctrl/] [wb_sdram_ctrl.v] - Rev 48

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
43 Added some verilator lint controls, made icarus script much more concise. First stage of verilation now works julius 5836d 15h /test_project/trunk/rtl/verilog/components/wb_sdram_ctrl/wb_sdram_ctrl.v
42 Fixed up to allow compilation with verilator. Mostly separation of modules into appropriate file names. However some vector declaration changes in the smii module has definitely broken it. julius 5837d 06h /test_project/trunk/rtl/verilog/components/wb_sdram_ctrl/wb_sdram_ctrl.v
38 Actually that last fix caused another bug. This, and the original, are now fixed. Dhrystone ICDC passes julius 5837d 13h /test_project/trunk/rtl/verilog/components/wb_sdram_ctrl/wb_sdram_ctrl_top.v
37 Hacked a bug fix - probably due to DCache bugs which are due to be fixed - dhrystone-icdc test still does not complete julius 5838d 10h /test_project/trunk/rtl/verilog/components/wb_sdram_ctrl/wb_sdram_ctrl_top.v
22 compiles with icarus. basic make script done julius 5843d 17h /test_project/trunk/rtl/verilog/components/wb_sdram_ctrl/wb_sdram_ctrl_top.v
18 the rest of the design unneback 5844d 15h /test_project/trunk/rtl/verilog/components/wb_sdram_ctrl/wb_sdram_ctrl_top.v

powered by: WebSVN 2.1.0

© copyright 1999-2025 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.