OpenCores
URL https://opencores.org/ocsvn/uart16550/uart16550/trunk

Subversion Repositories uart16550

[/] [uart16550/] [trunk/] [bench/] [verilog/] [uart_test.v] - Rev 106

Rev

Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
106 New directory structure. root 5883d 04h /uart16550/trunk/bench/verilog/uart_test.v
93 Testbench with complete selfchecking. BUG is that THRE status is set at the end of last sent bit when TX FIFO is empty instead when only TX FIFO gets empty. This causes testcases not to finish. tadejm 7692d 10h /uart16550/trunk/bench/verilog/uart_test.v
86 restored include for uart_defines.v in uart_test.v gorban 8252d 01h /uart16550/trunk/bench/verilog/uart_test.v
83 Reverted to include uart_defines.v file in other files again. gorban 8298d 17h /uart16550/trunk/bench/verilog/uart_test.v
48 Updated specification documentation.
Added full 32-bit data bus interface, now as default.
Address is 5-bit wide in 32-bit data bus mode.
Added wb_sel_i input to the core. It's used in the 32-bit mode.
Added debug interface with two 32-bit read-only registers in 32-bit mode.
Bits 5 and 6 of LSR are now only cleared on TX FIFO write.
My small test bench is modified to work with 32-bit mode.
gorban 8536d 16h /uart16550/trunk/bench/verilog/uart_test.v
38 small update to test interrupts gorban 8562d 20h /uart16550/trunk/bench/verilog/uart_test.v
14 gorban 8649d 21h /uart16550/trunk/bench/verilog/uart_test.v

powered by: WebSVN 2.1.0

© copyright 1999-2025 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.