OpenCores
URL https://opencores.org/ocsvn/versatile_library/versatile_library/trunk

Subversion Repositories versatile_library

[/] [versatile_library/] [trunk/] [rtl/] [verilog/] [Makefile] - Rev 74

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
60 added wb b3 byte enable memory, added test in makefile through icarus, typo in latch fixed unneback 5009d 15h /versatile_library/trunk/rtl/verilog/Makefile
44 added target independet IO functionns unneback 5149d 15h /versatile_library/trunk/rtl/verilog/Makefile
40 new build environment with custom.v added as a result file unneback 5157d 19h /versatile_library/trunk/rtl/verilog/Makefile
33 updated wb3wb3_bridge unneback 5179d 11h /versatile_library/trunk/rtl/verilog/Makefile
29 updated counter for level1 and level2 function unneback 5206d 16h /versatile_library/trunk/rtl/verilog/Makefile
26 typo in sync FIFO, added cnt_lfsr_ce_q cnt_lfsr_ce_clear_q unneback 5207d 19h /versatile_library/trunk/rtl/verilog/Makefile
25 added sync FIFO unneback 5208d 08h /versatile_library/trunk/rtl/verilog/Makefile
22 added binary counters unneback 5210d 12h /versatile_library/trunk/rtl/verilog/Makefile
18 naming convention vl_ unneback 5212d 19h /versatile_library/trunk/rtl/verilog/Makefile
12 added wishbone comliant modules unneback 5283d 19h /versatile_library/trunk/rtl/verilog/Makefile
5 memories added unneback 5299d 11h /versatile_library/trunk/rtl/verilog/Makefile
4 added counters unneback 5303d 14h /versatile_library/trunk/rtl/verilog/Makefile
3 various updates
counter added
unneback 5306d 09h /versatile_library/trunk/rtl/verilog/Makefile

powered by: WebSVN 2.1.0

© copyright 1999-2025 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.