OpenCores
URL https://opencores.org/ocsvn/versatile_library/versatile_library/trunk

Subversion Repositories versatile_library

[/] [versatile_library/] [trunk/] [rtl/] [verilog/] [registers.v] - Rev 60

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
60 added wb b3 byte enable memory, added test in makefile through icarus, typo in latch fixed unneback 4836d 08h /versatile_library/trunk/rtl/verilog/registers.v
48 wb updated unneback 4875d 09h /versatile_library/trunk/rtl/verilog/registers.v
41 typo in registers.v unneback 4984d 12h /versatile_library/trunk/rtl/verilog/registers.v
40 new build environment with custom.v added as a result file unneback 4984d 12h /versatile_library/trunk/rtl/verilog/registers.v
29 updated counter for level1 and level2 function unneback 5033d 09h /versatile_library/trunk/rtl/verilog/registers.v
24 added vl_dff_ce_set unneback 5036d 09h /versatile_library/trunk/rtl/verilog/registers.v
18 naming convention vl_ unneback 5039d 12h /versatile_library/trunk/rtl/verilog/registers.v
17 unneback 5103d 01h /versatile_library/trunk/rtl/verilog/registers.v
15 added delay line unneback 5109d 09h /versatile_library/trunk/rtl/verilog/registers.v
10 added dff_ce_clear unneback 5113d 02h /versatile_library/trunk/rtl/verilog/registers.v
8 added dff_ce_clear unneback 5113d 02h /versatile_library/trunk/rtl/verilog/registers.v
5 memories added unneback 5126d 03h /versatile_library/trunk/rtl/verilog/registers.v
3 various updates
counter added
unneback 5133d 02h /versatile_library/trunk/rtl/verilog/registers.v

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.