OpenCores
URL https://opencores.org/ocsvn/versatile_library/versatile_library/trunk

Subversion Repositories versatile_library

[/] [versatile_library/] [trunk/] [rtl/] [verilog/] [registers.v] - Rev 78

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
75 added wb to avalon bridge unneback 4846d 09h /versatile_library/trunk/rtl/verilog/registers.v
64 SPR reset value unneback 4893d 07h /versatile_library/trunk/rtl/verilog/registers.v
60 added wb b3 byte enable memory, added test in makefile through icarus, typo in latch fixed unneback 4895d 03h /versatile_library/trunk/rtl/verilog/registers.v
48 wb updated unneback 4934d 04h /versatile_library/trunk/rtl/verilog/registers.v
41 typo in registers.v unneback 5043d 07h /versatile_library/trunk/rtl/verilog/registers.v
40 new build environment with custom.v added as a result file unneback 5043d 07h /versatile_library/trunk/rtl/verilog/registers.v
29 updated counter for level1 and level2 function unneback 5092d 04h /versatile_library/trunk/rtl/verilog/registers.v
24 added vl_dff_ce_set unneback 5095d 04h /versatile_library/trunk/rtl/verilog/registers.v
18 naming convention vl_ unneback 5098d 07h /versatile_library/trunk/rtl/verilog/registers.v
17 unneback 5161d 20h /versatile_library/trunk/rtl/verilog/registers.v
15 added delay line unneback 5168d 04h /versatile_library/trunk/rtl/verilog/registers.v
10 added dff_ce_clear unneback 5171d 20h /versatile_library/trunk/rtl/verilog/registers.v
8 added dff_ce_clear unneback 5171d 20h /versatile_library/trunk/rtl/verilog/registers.v
5 memories added unneback 5184d 22h /versatile_library/trunk/rtl/verilog/registers.v
3 various updates
counter added
unneback 5191d 21h /versatile_library/trunk/rtl/verilog/registers.v

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.