OpenCores
URL https://opencores.org/ocsvn/versatile_library/versatile_library/trunk

Subversion Repositories versatile_library

[/] [versatile_library/] [trunk/] [rtl/] [verilog/] [registers.v] - Rev 89

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
75 added wb to avalon bridge unneback 4854d 21h /versatile_library/trunk/rtl/verilog/registers.v
64 SPR reset value unneback 4901d 18h /versatile_library/trunk/rtl/verilog/registers.v
60 added wb b3 byte enable memory, added test in makefile through icarus, typo in latch fixed unneback 4903d 14h /versatile_library/trunk/rtl/verilog/registers.v
48 wb updated unneback 4942d 15h /versatile_library/trunk/rtl/verilog/registers.v
41 typo in registers.v unneback 5051d 18h /versatile_library/trunk/rtl/verilog/registers.v
40 new build environment with custom.v added as a result file unneback 5051d 18h /versatile_library/trunk/rtl/verilog/registers.v
29 updated counter for level1 and level2 function unneback 5100d 15h /versatile_library/trunk/rtl/verilog/registers.v
24 added vl_dff_ce_set unneback 5103d 15h /versatile_library/trunk/rtl/verilog/registers.v
18 naming convention vl_ unneback 5106d 18h /versatile_library/trunk/rtl/verilog/registers.v
17 unneback 5170d 08h /versatile_library/trunk/rtl/verilog/registers.v
15 added delay line unneback 5176d 15h /versatile_library/trunk/rtl/verilog/registers.v
10 added dff_ce_clear unneback 5180d 08h /versatile_library/trunk/rtl/verilog/registers.v
8 added dff_ce_clear unneback 5180d 08h /versatile_library/trunk/rtl/verilog/registers.v
5 memories added unneback 5193d 10h /versatile_library/trunk/rtl/verilog/registers.v
3 various updates
counter added
unneback 5200d 09h /versatile_library/trunk/rtl/verilog/registers.v

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.