OpenCores
URL https://opencores.org/ocsvn/xgate/xgate/trunk

Subversion Repositories xgate

[/] [xgate/] [trunk/] [rtl/] [verilog/] [xgate_wbs_bus.v] - Rev 68

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
67 Added irq bypass function and controll registers. Made lowest interrupt index highest priority. rehayes 5398d 22h /xgate/trunk/rtl/verilog/xgate_wbs_bus.v
57 Traded 16 data registers for 5 address regester when wait states are enabled. rehayes 5487d 19h /xgate/trunk/rtl/verilog/xgate_wbs_bus.v
53 Extensive changes to fix errors in how wait state are handled by the master bus interface and the RISC control logic. Fix to slave mode WISHBONE ack signal. rehayes 5503d 20h /xgate/trunk/rtl/verilog/xgate_wbs_bus.v
41 Update for singel program counter added, WISHBONE Slave bus word addressability and byte selection rehayes 5554d 17h /xgate/trunk/rtl/verilog/xgate_wbs_bus.v
17 Additions for XGCHID debug commands rehayes 5615d 17h /xgate/trunk/rtl/verilog/xgate_wbs_bus.v
5 Update for memory wait states, testbench and instruction decoder simplified for synthesis rehayes 5642d 17h /xgate/trunk/rtl/verilog/xgate_wbs_bus.v
2 Initial Checkin rehayes 5650d 15h /xgate/trunk/rtl/verilog/xgate_wbs_bus.v

powered by: WebSVN 2.1.0

© copyright 1999-2025 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.