OpenCores
URL https://opencores.org/ocsvn/xge_mac/xge_mac/trunk

Subversion Repositories xge_mac

[/] [xge_mac/] [trunk/] [rtl/] [verilog/] [wishbone_if.v] - Rev 28

Rev

Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
28 Adding parameter for max frame size antanguay 4326d 14h /xge_mac/trunk/rtl/verilog/wishbone_if.v
27 Fix octets stats on barrel shift transitions antanguay 4375d 14h /xge_mac/trunk/rtl/verilog/wishbone_if.v
24 Use FIFO's for statistics clock domain crossing antanguay 4381d 17h /xge_mac/trunk/rtl/verilog/wishbone_if.v
23 Adding basic packet stats antanguay 4381d 23h /xge_mac/trunk/rtl/verilog/wishbone_if.v
20 Updates for Xilinx synthesis antanguay 4673d 14h /xge_mac/trunk/rtl/verilog/wishbone_if.v
12 Change interface to big endian, added serdes examples to testbench antanguay 5459d 22h /xge_mac/trunk/rtl/verilog/wishbone_if.v
7 New directory structure. root 5738d 07h /xge_mac/trunk/rtl/verilog/wishbone_if.v
2 Initial revision antanguay 6020d 19h /xge_mac/trunk/rtl/verilog/wishbone_if.v

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.