OpenCores
URL https://opencores.org/ocsvn/adv_debug_sys/adv_debug_sys/trunk

Subversion Repositories adv_debug_sys

[/] [adv_debug_sys/] [trunk/] [Hardware/] [adv_dbg_if/] [rtl/] [verilog/] [adbg_crc32.v] - Rev 69

Rev

Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
69 Removed #1 delays from tap core, changed DOS line breaks to UNIX. nyawn 4485d 01h /adv_debug_sys/trunk/Hardware/adv_dbg_if/rtl/verilog/adbg_crc32.v
32 Added a hi-speed mode via a change in protocol in the adv_dbg_if core. This should provide an order-of-magnitude speed improvement for some USB JTAG cables. Updated adv_jtag_bridge to match. Updated adv_dbg_if testbenches. Updated documents to reflect the new hi-speed mode. Added alternate USB-Blaster driver based on libftdi, donated by Xianfeng Zeng. Various bugfixes. nyawn 5218d 02h /adv_debug_sys/trunk/Hardware/adv_dbg_if/rtl/verilog/adbg_crc32.v
8 Moved sub-modules to the correct subdirectories. nyawn 5462d 02h /adv_debug_sys/trunk/Hardware/adv_dbg_if/rtl/verilog/adbg_crc32.v
3 HDL cores which make up the hardware portion of the Advanced Debug System. nyawn 5462d 02h /adv_debug_sys/trunk/Hardware/adv_dbg_if/rtl/verilog/adbg_crc32.v

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.