OpenCores
URL https://opencores.org/ocsvn/altor32/altor32/trunk

Subversion Repositories altor32

[/] - Rev 32

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
32 Switch memory interfaces to Wishbone (pipelined).
Various bug fixes and improvements.
ultra_embedded 3773d 14h /
31 Improvements to the execute stage logic. ultra_embedded 3793d 14h /
30 Fix verilog issues which break in XST. ultra_embedded 3877d 17h /
29 Added top level makefile ultra_embedded 3877d 20h /
28 Added instruction set simulator ultra_embedded 3877d 20h /
27 Initial drop of AltOR32 v2 ultra_embedded 3878d 13h /
26 Prepare for new release ultra_embedded 3878d 14h /
25 Added Papilio Pro (XC6LX9) project.

http://papilio.gadgetfactory.net/index.php?n=Papilio.PapilioPro
ultra_embedded 4073d 15h /
24 Re-sync from local repository. ultra_embedded 4073d 16h /
23 - Bootloader code clean-up. ultra_embedded 4311d 17h /
22 - Added RTOS example project. ultra_embedded 4311d 17h /
21 - Added RTOS with port for AltOR32. ultra_embedded 4311d 18h /
20 - Added GPIO peripheral (with interrupt support). ultra_embedded 4311d 19h /
19 - IRQ_STATUS now reports all interrupts regardless of IRQ_MASK status. ultra_embedded 4311d 19h /
18 - Fixed sign extension handling of some l.sf**ui instructions. ultra_embedded 4316d 10h /
17 - Option to specify IRQ vector offset. ultra_embedded 4319d 10h /
16 - Clean-up. ultra_embedded 4319d 10h /
15 - Improved peripheral register interface.
- Papilio XC3S250E FPGA project now uses pipelined core @ 32MHz.
ultra_embedded 4319d 17h /
14 Added initial version of pipelined AltOR32 core. ultra_embedded 4319d 21h /
13 Fixed l.lhs sign extension bug.
Removed duplicate instruction definitions.
ultra_embedded 4325d 20h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.