OpenCores
URL https://opencores.org/ocsvn/can/can/trunk

Subversion Repositories can

[/] - Rev 139

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
139 Signal bus_off_on added. igorm 7353d 03h /
138 Header changed. Address latched to posedge. bus_off_on signal added. mohor 7392d 05h /
137 Header changed. mohor 7392d 05h /
136 Error counters changed. mohor 7392d 06h /
135 Header changed. mohor 7392d 06h /
134 Active high/low problem when Altera devices are used. Bug fixed by
Rojhalat Ibrahim.
mohor 7500d 03h /
133 This commit was manufactured by cvs2svn to create tag 'rel_19'. 7506d 14h /
132 This commit was manufactured by cvs2svn to create tag 'asyst_3'. 7506d 14h /
131 This commit was manufactured by cvs2svn to create tag 'asyst_2'. 7506d 14h /
130 mbist signals updated according to newest convention markom 7506d 14h /
129 Error counters changed. mohor 7522d 23h /
128 This commit was manufactured by cvs2svn to create tag 'rel_18'. 7522d 23h /
127 Fixing the core to be Bosch VHDL Reference compatible. mohor 7522d 23h /
126 Error counters fixed to be compatible with Bosch VHDL reference model.
Small synchronization changes.
mohor 7523d 19h /
125 Synchronization changed, error counters fixed. mohor 7528d 01h /
124 ALTERA_RAM supported. mohor 7548d 07h /
123 This commit was manufactured by cvs2svn to create tag 'rel_17'. 7555d 13h /
122 This commit was manufactured by cvs2svn to create tag 'rel_16'. 7555d 13h /
121 When detecting bus-free, signal bus_free_cnt_en was cleared to zero
although the last sampled bit was zero instead of one.
mohor 7555d 13h /
120 This commit was manufactured by cvs2svn to create tag 'rel_15'. 7564d 10h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.