OpenCores
URL https://opencores.org/ocsvn/cpu_lecture/cpu_lecture/trunk

Subversion Repositories cpu_lecture

[/] [cpu_lecture] - Rev 20

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
20 readability of 95xx instructions improved jsauermann 5212d 06h /cpu_lecture
19 another bug in the decoding of two-cycle instructions fixed jsauermann 5212d 07h /cpu_lecture
18 fixed a bug that caused double execution of some 95xx instructions jsauermann 5215d 09h /cpu_lecture
17 fixed missing carry flag for ROR instruction jsauermann 5219d 07h /cpu_lecture
16 fixed missing RD_M signal for IN instruction jsauermann 5228d 09h /cpu_lecture
15 fixed SP auto inc/dec problem jsauermann 5228d 10h /cpu_lecture
14 fixed wrong Q_RSEL for LDD instruction jsauermann 5230d 07h /cpu_lecture
13 fixed fault in LDD/STD decoding jsauermann 5231d 07h /cpu_lecture
12 fixed bug in decoding of I/O address for SP jsauermann 5232d 07h /cpu_lecture
11 fixed fault is BSET/BCLR instruction jsauermann 5234d 07h /cpu_lecture
10 wait decoder fault fixed jsauermann 5234d 12h /cpu_lecture
9 renamed 'main' to 'hello' in build commands jsauermann 5235d 08h /cpu_lecture
8 picture quality slightly improved jsauermann 5235d 13h /cpu_lecture
7 support multiple port sizes in make_mem jsauermann 5235d 14h /cpu_lecture
6 support multiple port sizes in make_mem jsauermann 5235d 15h /cpu_lecture
5 support multiple port sizes in make_mem jsauermann 5235d 15h /cpu_lecture
4 initial check-in jsauermann 5239d 11h /cpu_lecture
3 initial check-in jsauermann 5239d 16h /cpu_lecture
2 initial check-in jsauermann 5240d 09h /cpu_lecture
1 The project and the structure was created root 5240d 10h /cpu_lecture

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.