OpenCores
URL https://opencores.org/ocsvn/dbg_interface/dbg_interface/trunk

Subversion Repositories dbg_interface

[/] [dbg_interface/] [tags/] [rel_20/] - Rev 158

Rev

Filtering Options

Clear current filter

Rev Log message Author Age Path
158 root 5537d 03h /dbg_interface/tags/rel_20/
130 This commit was manufactured by cvs2svn to create tag 'rel_20'. 7401d 04h /tags/rel_20/
129 New documentation. mohor 7401d 04h /trunk/
128 Defines WISHBONE_SUPPORTED and CPU_SUPPORTED added. By default both are
turned on.
mohor 7403d 12h /trunk/
126 run_sim.scr renamed to run_sim for VATS. mohor 7406d 12h /trunk/
124 Display for VATS added. mohor 7408d 08h /trunk/
123 All flipflops are reset. mohor 7408d 08h /trunk/
121 Port signals are all set to zero after reset. mohor 7411d 09h /trunk/
120 test stall_test added. mohor 7411d 11h /trunk/
119 cpu_stall_o activated as soon as bp occurs. mohor 7411d 12h /trunk/
117 Define name changed. mohor 7413d 08h /trunk/
116 Data latching changed when testing WB. mohor 7413d 08h /trunk/
115 More debug data added. mohor 7413d 12h /trunk/
114 CRC generation iand verification in bench changed. mohor 7413d 13h /trunk/
113 IDCODE test improved. mohor 7413d 14h /trunk/
112 dbg_tb_defines.v not used. mohor 7414d 09h /trunk/
111 Define tap_defines.v added to test bench. mohor 7414d 09h /trunk/
110 Waiting for "ready" improved. mohor 7414d 10h /trunk/
108 Reset values width added because of FV, a good sentence changed because some tools can not handle it. simons 7414d 15h /trunk/
106 Sensitivity list updated. simons 7415d 13h /trunk/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.