OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] - Rev 181

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
181 MIIM test look better. mohor 8064d 05h /
180 Bench outputs data to display every 128 bytes. mohor 8067d 01h /
179 Beautiful tests merget together mohor 8067d 01h /
178 Rearanged testcases mohor 8067d 01h /
177 Bug in MIIM fixed. mohor 8067d 05h /
176 lists changed to new directory structure mohor 8067d 07h /
175 Script fixed to new dir structure mohor 8067d 07h /
174 Directory keeper mohor 8067d 07h /
173 Keeps the directory mohor 8067d 07h /
172 NCSIM simulation environment added to cvs mohor 8067d 07h /
171 NCSIM simulation environment added. mohor 8067d 07h /
170 Headers changed. mohor 8067d 07h /
169 New testbench. Thanks to Tadej M - "The Spammer". mohor 8067d 08h /
168 CarrierSenseLost bug fixed when operating in full duplex mode. mohor 8068d 05h /
167 Sometimes both RxB_IRQ and RxE_IRQ were activated. Bug fixed. mohor 8069d 06h /
166 Reception is possible after RxPointer is read and not after BD is read. For
that reason RxBDReady is changed to RxReady.
Busy_IRQ interrupt connected. When there is no RxBD ready and frame
comes, interrupt is generated.
mohor 8070d 06h /
165 HASH improvement needed. mohor 8070d 09h /
164 Ethernet debug registers removed. mohor 8070d 09h /
163 Another temporary version. Core is almost finished. Testbench not included,
yet"
mohor 8071d 01h /
162 Another temporary version. Core is almost finished. Testbench not included,
yet.
mohor 8071d 01h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.