OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] - Rev 241

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
241 StartIdle state changed (not important the size of the packet).
StartData1 activates only while ByteCnt is smaller than the MaxFrame.
tadejm 7840d 11h /
240 All modules are reset with wb_rst instead of the r_Rst. Exception is MII module. tadejm 7840d 11h /
239 RxError is not generated when small frame reception is enabled and small
frames are received.
tadejm 7840d 11h /
238 Defines fixed to use generic RAM by default. mohor 7852d 15h /
237 This commit was manufactured by cvs2svn to create tag 'rel_9'. 7854d 21h /
236 State machine goes from idle to the defer state when CarrierSense is 1. FCS (CRC appending) fixed to check the CrcEn bit also when padding is necessery. mohor 7854d 21h /
235 rev 4. mohor 7855d 11h /
234 Figure list assed to the revision 3. mohor 7855d 19h /
233 Revision 0.3 released. Some figures added. mohor 7855d 20h /
232 fpga define added. mohor 7860d 15h /
231 Description of Core Modules added (figure). mohor 7862d 16h /
230 This commit was manufactured by cvs2svn to create tag 'rel_8'. 7866d 13h /
229 case changed to casex. mohor 7866d 13h /
228 This commit was manufactured by cvs2svn to create tag 'rel_7'. 7866d 17h /
227 Changed BIST scan signals. tadejm 7866d 17h /
226 Igor added WB burst support and repaired BUG when handling TX under-run and retry. tadejm 7866d 18h /
225 Some minor changes. tadejm 7866d 18h /
224 Signals for a wave window in Modelsim. tadejm 7866d 19h /
223 Some code changed due to bug fixes. tadejm 7866d 20h /
222 This commit was manufactured by cvs2svn to create tag 'rel_6'. 7870d 17h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.