OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] - Rev 29

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
29 Generic memory model is used. Defines are changed for the same reason. mohor 8291d 18h /
28 New release. Name changed to lower case. mohor 8294d 10h /
27 File names changed to lower case. mohor 8294d 10h /
26 First release of product brief. mohor 8294d 10h /
25 First release of product brief. mohor 8294d 10h /
24 Log file added. mohor 8316d 21h /
23 Number of addresses (wb_adr_i) minimized. mohor 8316d 21h /
22 eth_timescale.v changed to timescale.v This is done because of the
simulation of the few cores in a one joined project.
mohor 8317d 00h /
21 Status signals changed, Adress decoding changed, interrupt controller
added.
mohor 8317d 20h /
20 Defines changed (All precede with ETH_). Small changes because some
tools generate warnings when two operands are together. Synchronization
between two clocks domains in eth_wishbonedma.v is changed (due to ASIC
demands).
mohor 8341d 17h /
19 Defines changed (All precede with ETH_). Small changes because some
tools generate warnings when two operands are together. Synchronization
between two clocks domains in eth_wishbonedma.v is changed (due to ASIC
demands).
mohor 8341d 18h /
18 Few little NCSIM warnings fixed. mohor 8354d 18h /
17 Signal names changed on the top level for easier pad insertion (ASIC). mohor 8381d 18h /
16 "else" was missing within the always block in file eth_wishbonedma.v. mohor 8389d 00h /
15 A define FPGA added to select between Artisan RAM (for ASIC) and Block Ram (For Virtex).
Include files fixed to contain no path.
File names and module names changed ta have a eth_ prologue in the name.
File eth_timescale.v is used to define timescale
All pin names on the top module are changed to contain _I, _O or _OE at the end.
Bidirectional signal MDIO is changed to three signals (Mdc_O, Mdi_I, Mdo_O
and Mdo_OE. The bidirectional signal must be created on the top level. This
is done due to the ASIC tools.
mohor 8390d 18h /
14 Unconnected signals are now connected. mohor 8394d 23h /
13 New directory structure. Files upodated and put together. mohor 8397d 08h /
12 Directory structure changed. Files checked and joind together. mohor 8397d 11h /
11 Directory structure changed. Files checked and joind together. mohor 8397d 11h /
10 Directory structure changed. Files checked and joind together. mohor 8397d 11h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.