OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] - Rev 320

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
320 TX_BD_NUM_Wr error fixed. Error was entered with the last check-in. igorm 7325d 22h /
319 Latest Ethernet IP core testbench. tadejm 7356d 18h /
318 Latest Ethernet IP core testbench. tadejm 7356d 18h /
317 Multicast detection fixed. Only the LSB of the first byte is checked. igorm 7366d 01h /
316 This commit was manufactured by cvs2svn to create tag 'rel_25'. 7468d 21h /
315 Updated testbench. Some more testcases, some repaired. tadejm 7468d 21h /
314 This commit was manufactured by cvs2svn to create tag 'asyst_3'. 7468d 21h /
313 This commit was manufactured by cvs2svn to create tag 'asyst_2'. 7468d 21h /
312 Corrected address mismatch for xilinx RAMB4_S8 model which has wider address than RAMB4_S16. tadejm 7468d 21h /
311 Update script for running different file list files for different RAM models. tadejm 7468d 21h /
310 More signals. tadejm 7468d 21h /
309 Update file list files for different RAM models with byte select accessing. tadejm 7468d 21h /
308 Moved RAM model file path from sim_file_list.lst to this file. tadejm 7468d 21h /
307 This commit was manufactured by cvs2svn to create tag 'rel_24'. 7469d 19h /
306 Lapsus fixed (!we -> ~we). simons 7469d 19h /
305 This commit was manufactured by cvs2svn to create tag 'rel_23'. 7491d 16h /
304 WISHBONE slave changed and tested from only 32-bit accesss to byte access. tadejm 7491d 16h /
303 This commit was manufactured by cvs2svn to create tag 'rel_22'. 7518d 02h /
302 mbist signals updated according to newest convention markom 7518d 02h /
301 Update RxEnSync only when mrxdv_pad_i is inactive (LOW). knguyen 7528d 18h /
300 This commit was manufactured by cvs2svn to create tag 'rel_21'. 7575d 22h /
299 Artisan RAMs added. mohor 7575d 22h /
298 This commit was manufactured by cvs2svn to create tag 'rel_20'. 7581d 17h /
297 Artisan ram instance added. simons 7581d 17h /
296 This commit was manufactured by cvs2svn to create tag 'rel_19'. 7582d 20h /
295 Few minor changes. tadejm 7582d 20h /
294 Added path to a file with distributed RAM instances for xilinx. tadejm 7584d 21h /
293 initial. tadejm 7608d 18h /
292 Corrected mistake. tadejm 7608d 18h /
291 initial tadejm 7608d 19h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.