OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] - Rev 43

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
43 Tx status is written back to the BD. mohor 8117d 06h /
42 Rx status is written back to the BD. mohor 8119d 23h /
41 non-DMA host interface added. Select the right configutation in eth_defines. mohor 8122d 01h /
40 Both rx and tx part are finished. Tested with wb_clk_i between 10 and 200
MHz. Statuses, overrun, control frame transmission and reception still need
to be fixed.
mohor 8122d 23h /
39 Tx part finished. TxStatus needs to be fixed. Pause request needs to be
added.
mohor 8127d 03h /
38 Initial version. Equals to eth_wishbonedma.v at this moment. mohor 8136d 05h /
37 Link in the header changed. mohor 8136d 05h /
36 TX_BD_NUM register added instead of the RB_BD_ADDR. mohor 8182d 03h /
35 RX_BD_NUM changed to TX_BD_NUM. Few typos corrected. mohor 8185d 00h /
34 RX_BD_NUM changed to TX_BD_NUM (holds number of TX descriptors
instead of the number of RX descriptors).
mohor 8185d 01h /
33 ETH_RX_BD_ADR register deleted. ETH_RX_BD_NUM is used instead. mohor 8185d 05h /
32 ETH_RX_BD_ADR register deleted. ETH_RX_BD_NUM is used instead. mohor 8185d 05h /
31 RX_BD_NUM register added instead of the RB_BD_ADDR. mohor 8185d 06h /
30 BD section updated. mohor 8187d 02h /
29 Generic memory model is used. Defines are changed for the same reason. mohor 8207d 01h /
28 New release. Name changed to lower case. mohor 8209d 17h /
27 File names changed to lower case. mohor 8209d 17h /
26 First release of product brief. mohor 8209d 17h /
25 First release of product brief. mohor 8209d 17h /
24 Log file added. mohor 8232d 04h /
23 Number of addresses (wb_adr_i) minimized. mohor 8232d 04h /
22 eth_timescale.v changed to timescale.v This is done because of the
simulation of the few cores in a one joined project.
mohor 8232d 07h /
21 Status signals changed, Adress decoding changed, interrupt controller
added.
mohor 8233d 03h /
20 Defines changed (All precede with ETH_). Small changes because some
tools generate warnings when two operands are together. Synchronization
between two clocks domains in eth_wishbonedma.v is changed (due to ASIC
demands).
mohor 8257d 01h /
19 Defines changed (All precede with ETH_). Small changes because some
tools generate warnings when two operands are together. Synchronization
between two clocks domains in eth_wishbonedma.v is changed (due to ASIC
demands).
mohor 8257d 01h /
18 Few little NCSIM warnings fixed. mohor 8270d 01h /
17 Signal names changed on the top level for easier pad insertion (ASIC). mohor 8297d 02h /
16 "else" was missing within the always block in file eth_wishbonedma.v. mohor 8304d 07h /
15 A define FPGA added to select between Artisan RAM (for ASIC) and Block Ram (For Virtex).
Include files fixed to contain no path.
File names and module names changed ta have a eth_ prologue in the name.
File eth_timescale.v is used to define timescale
All pin names on the top module are changed to contain _I, _O or _OE at the end.
Bidirectional signal MDIO is changed to three signals (Mdc_O, Mdi_I, Mdo_O
and Mdo_OE. The bidirectional signal must be created on the top level. This
is done due to the ASIC tools.
mohor 8306d 01h /
14 Unconnected signals are now connected. mohor 8310d 06h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.