OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [branches/] [unneback/] [bench/] [verilog/] - Rev 361

Rev

Filtering Options

Clear current filter

Rev Log message Author Age Path
361 created branch unneback unneback 4835d 16h /ethmac/branches/unneback/bench/verilog/
348 Added option to dump VCD files olof 4857d 08h /ethmac/branches/unneback/bench/verilog/
346 Updated project location olof 4857d 10h /ethmac/branches/unneback/bench/verilog/
345 Temporarily disable failing tests olof 4857d 12h /ethmac/branches/unneback/bench/verilog/
344 bit 9 in phy control register is self clearing olof 4863d 14h /ethmac/branches/unneback/bench/verilog/
343 Address miss should not be asserted on short frames olof 4867d 10h /ethmac/branches/unneback/bench/verilog/
342 Added cast to avoid inequality when comparing different data types olof 4867d 10h /ethmac/branches/unneback/bench/verilog/
338 root 5661d 13h /ethmac/branches/unneback/bench/verilog/
335 New directory structure. root 5718d 18h /ethmac/branches/unneback/bench/verilog/
334 Minor fixes for Icarus simulator. igorm 7166d 20h /ethmac/branches/unneback/bench/verilog/
331 Tests for delayed CRC and defer indication added. igorm 7195d 15h /ethmac/branches/unneback/bench/verilog/
318 Latest Ethernet IP core testbench. tadejm 7527d 12h /ethmac/branches/unneback/bench/verilog/
315 Updated testbench. Some more testcases, some repaired. tadejm 7639d 15h /ethmac/branches/unneback/bench/verilog/
302 mbist signals updated according to newest convention markom 7688d 20h /ethmac/branches/unneback/bench/verilog/
299 Artisan RAMs added. mohor 7746d 16h /ethmac/branches/unneback/bench/verilog/
286 Define file in eth_cop.v is changed to eth_defines.v. Some defines were
moved from tb_eth_defines.v to eth_defines.v.
mohor 7814d 16h /ethmac/branches/unneback/bench/verilog/
281 Tests test_mac_full_duplex_receive 4-7 fixed to proper BD. mohor 7947d 12h /ethmac/branches/unneback/bench/verilog/
279 Underrun test fixed. Many other tests fixed. mohor 7948d 14h /ethmac/branches/unneback/bench/verilog/
274 Backup version. Not fully working. tadejm 7956d 08h /ethmac/branches/unneback/bench/verilog/
267 Full duplex control frames tested. mohor 8012d 12h /ethmac/branches/unneback/bench/verilog/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.