OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [branches/] [unneback/] [rtl/] [verilog/] [eth_top.v] - Rev 361

Rev

Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
361 created branch unneback unneback 4645d 19h /ethmac/branches/unneback/rtl/verilog/eth_top.v
352 Removed delayed assignments from rtl code olof 4656d 20h /ethmac/branches/unneback/rtl/verilog/eth_top.v
349 Make all parameters configurable from top level olof 4666d 11h /ethmac/branches/unneback/rtl/verilog/eth_top.v
346 Updated project location olof 4667d 13h /ethmac/branches/unneback/rtl/verilog/eth_top.v
338 root 5471d 15h /ethmac/branches/unneback/rtl/verilog/eth_top.v
335 New directory structure. root 5528d 21h /ethmac/branches/unneback/rtl/verilog/eth_top.v
333 Some small fixes + some troubles fixed. igorm 6977d 10h /ethmac/branches/unneback/rtl/verilog/eth_top.v
327 Defer indication fixed. igorm 7005d 19h /ethmac/branches/unneback/rtl/verilog/eth_top.v
321 - Bug connected to the TX_BD_NUM_Wr signal fixed (bug came in with the
previous update of the core.
- TxBDAddress is set to 0 after the TX is enabled in the MODER register.
- RxBDAddress is set to r_TxBDNum<<1 after the RX is enabled in the MODER
register. (thanks to Mathias and Torbjorn)
- Multicast reception was fixed. Thanks to Ulrich Gries
igorm 7306d 15h /ethmac/branches/unneback/rtl/verilog/eth_top.v
304 WISHBONE slave changed and tested from only 32-bit accesss to byte access. tadejm 7472d 12h /ethmac/branches/unneback/rtl/verilog/eth_top.v
302 mbist signals updated according to newest convention markom 7498d 23h /ethmac/branches/unneback/rtl/verilog/eth_top.v
301 Update RxEnSync only when mrxdv_pad_i is inactive (LOW). knguyen 7509d 15h /ethmac/branches/unneback/rtl/verilog/eth_top.v
276 Defer indication changed. tadejm 7758d 17h /ethmac/branches/unneback/rtl/verilog/eth_top.v
272 When control packets were received, they were ignored in some cases. tadejm 7766d 17h /ethmac/branches/unneback/rtl/verilog/eth_top.v
270 When receiving normal data frame and RxFlow control was switched on, RXB
interrupt was not set.
mohor 7767d 18h /ethmac/branches/unneback/rtl/verilog/eth_top.v
261 Rx Flow control fixed. CF flag added to the RX buffer descriptor. RxAbort
synchronized.
mohor 7828d 05h /ethmac/branches/unneback/rtl/verilog/eth_top.v
255 TPauseRq synchronized to tx_clk. mohor 7829d 06h /ethmac/branches/unneback/rtl/verilog/eth_top.v
253 r_MiiMRst is not used for resetting the MIIM module. wb_rst used instead. mohor 7830d 12h /ethmac/branches/unneback/rtl/verilog/eth_top.v
250 AddressMiss status is connecting to the Rx BD. AddressMiss is identifying
that a frame was received because of the promiscous mode.
mohor 7830d 13h /ethmac/branches/unneback/rtl/verilog/eth_top.v
248 wb_rst_i is used for MIIM reset. mohor 7831d 13h /ethmac/branches/unneback/rtl/verilog/eth_top.v
244 r_Rst signal does not reset any module any more and is removed from the design. mohor 7835d 12h /ethmac/branches/unneback/rtl/verilog/eth_top.v
240 All modules are reset with wb_rst instead of the r_Rst. Exception is MII module. tadejm 7836d 08h /ethmac/branches/unneback/rtl/verilog/eth_top.v
227 Changed BIST scan signals. tadejm 7862d 14h /ethmac/branches/unneback/rtl/verilog/eth_top.v
218 Typo error fixed. (When using Bist) mohor 7869d 17h /ethmac/branches/unneback/rtl/verilog/eth_top.v
214 Signals for WISHBONE B3 compliant interface added. mohor 7870d 14h /ethmac/branches/unneback/rtl/verilog/eth_top.v
210 BIST added. mohor 7870d 14h /ethmac/branches/unneback/rtl/verilog/eth_top.v
202 CsMiss added. When address between 0x800 and 0xfff is accessed within
Ethernet Core, error acknowledge is generated.
mohor 7890d 13h /ethmac/branches/unneback/rtl/verilog/eth_top.v
168 CarrierSenseLost bug fixed when operating in full duplex mode. mohor 7898d 16h /ethmac/branches/unneback/rtl/verilog/eth_top.v
164 Ethernet debug registers removed. mohor 7900d 20h /ethmac/branches/unneback/rtl/verilog/eth_top.v
161 Error acknowledge is generated when accessing BDs and RST bit in the
MODER register (r_Rst) is set.
mohor 7901d 18h /ethmac/branches/unneback/rtl/verilog/eth_top.v

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.