OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [tags/] [asyst_2/] - Rev 253

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
253 r_MiiMRst is not used for resetting the MIIM module. wb_rst used instead. mohor 8212d 18h /ethmac/tags/asyst_2/
252 Just some updates. tadejm 8212d 19h /ethmac/tags/asyst_2/
251 When control frame (PAUSE) was sent, status was written in the
eth_wishbone module and both TXB and TXC interrupts were set. Fixed.
Only TXC interrupt is set.
mohor 8212d 19h /ethmac/tags/asyst_2/
250 AddressMiss status is connecting to the Rx BD. AddressMiss is identifying
that a frame was received because of the promiscous mode.
mohor 8212d 19h /ethmac/tags/asyst_2/
248 wb_rst_i is used for MIIM reset. mohor 8213d 19h /ethmac/tags/asyst_2/
246 Since r_Rst bit is not used any more, default value is changed to 0xa000. mohor 8216d 22h /ethmac/tags/asyst_2/
245 Rev 1.7. mohor 8217d 16h /ethmac/tags/asyst_2/
244 r_Rst signal does not reset any module any more and is removed from the design. mohor 8217d 18h /ethmac/tags/asyst_2/
243 Late collision is not reported any more. tadejm 8217d 23h /ethmac/tags/asyst_2/
242 Late collision is reported only when not in the full duplex.
Sample is taken (for status) as soon as MRxDV is not valid (regardless
of the received byte cnt).
tadejm 8218d 14h /ethmac/tags/asyst_2/
241 StartIdle state changed (not important the size of the packet).
StartData1 activates only while ByteCnt is smaller than the MaxFrame.
tadejm 8218d 14h /ethmac/tags/asyst_2/
240 All modules are reset with wb_rst instead of the r_Rst. Exception is MII module. tadejm 8218d 14h /ethmac/tags/asyst_2/
239 RxError is not generated when small frame reception is enabled and small
frames are received.
tadejm 8218d 14h /ethmac/tags/asyst_2/
238 Defines fixed to use generic RAM by default. mohor 8230d 18h /ethmac/tags/asyst_2/
236 State machine goes from idle to the defer state when CarrierSense is 1. FCS (CRC appending) fixed to check the CrcEn bit also when padding is necessery. mohor 8233d 00h /ethmac/tags/asyst_2/
235 rev 4. mohor 8233d 14h /ethmac/tags/asyst_2/
234 Figure list assed to the revision 3. mohor 8233d 22h /ethmac/tags/asyst_2/
233 Revision 0.3 released. Some figures added. mohor 8233d 23h /ethmac/tags/asyst_2/
232 fpga define added. mohor 8238d 18h /ethmac/tags/asyst_2/
231 Description of Core Modules added (figure). mohor 8240d 19h /ethmac/tags/asyst_2/
229 case changed to casex. mohor 8244d 16h /ethmac/tags/asyst_2/
227 Changed BIST scan signals. tadejm 8244d 20h /ethmac/tags/asyst_2/
226 Igor added WB burst support and repaired BUG when handling TX under-run and retry. tadejm 8244d 21h /ethmac/tags/asyst_2/
225 Some minor changes. tadejm 8244d 21h /ethmac/tags/asyst_2/
224 Signals for a wave window in Modelsim. tadejm 8244d 22h /ethmac/tags/asyst_2/
223 Some code changed due to bug fixes. tadejm 8244d 23h /ethmac/tags/asyst_2/
221 TxStatus is written after last access to the TX fifo is finished (in case of abort
or retry). TxDone is fixed.
mohor 8248d 21h /ethmac/tags/asyst_2/
219 txfifo_cnt and rxfifo_cnt counters width is defined in the eth_define.v file,
TxDone and TxRetry are generated after the current WISHBONE access is
finished.
mohor 8251d 21h /ethmac/tags/asyst_2/
218 Typo error fixed. (When using Bist) mohor 8251d 23h /ethmac/tags/asyst_2/
217 Bist supported. mohor 8251d 23h /ethmac/tags/asyst_2/

powered by: WebSVN 2.1.0

© copyright 1999-2025 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.