OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [tags/] [asyst_2/] - Rev 284

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
284 Busy was set 2 cycles too late. Reported by Dennis Scott. mohor 7672d 16h /ethmac/tags/asyst_2
283 RxBDAddress was updated also when value to r_TxBDNum was written with
greater value than allowed.
mohor 7700d 10h /ethmac/tags/asyst_2
281 Tests test_mac_full_duplex_receive 4-7 fixed to proper BD. mohor 7777d 10h /ethmac/tags/asyst_2
280 Reset has priority in some flipflops. mohor 7778d 12h /ethmac/tags/asyst_2
279 Underrun test fixed. Many other tests fixed. mohor 7778d 13h /ethmac/tags/asyst_2
278 A new bug (entered with previous update) fixed. When abort occured sometimes
data transmission was blocked.
mohor 7778d 13h /ethmac/tags/asyst_2
277 When padding was enabled and crc disabled, frame was not ended correctly. mohor 7778d 13h /ethmac/tags/asyst_2
276 Defer indication changed. tadejm 7778d 13h /ethmac/tags/asyst_2
275 Fix MTxErr or prevent sending too big frames. mohor 7785d 17h /ethmac/tags/asyst_2
274 Backup version. Not fully working. tadejm 7786d 07h /ethmac/tags/asyst_2
272 When control packets were received, they were ignored in some cases. tadejm 7786d 13h /ethmac/tags/asyst_2
270 When receiving normal data frame and RxFlow control was switched on, RXB
interrupt was not set.
mohor 7787d 14h /ethmac/tags/asyst_2
269 When in full duplex, transmit was sometimes blocked. Fixed. mohor 7788d 14h /ethmac/tags/asyst_2
268 Release 1.19. Control frame description changed. mohor 7842d 08h /ethmac/tags/asyst_2
267 Full duplex control frames tested. mohor 7842d 10h /ethmac/tags/asyst_2
266 Flow control test almost finished. mohor 7847d 09h /ethmac/tags/asyst_2
264 Registers RxStatusWrite_rck and RxStatusWriteLatched were not used
anywhere. Removed.
mohor 7847d 13h /ethmac/tags/asyst_2
263 test_mac_full_duplex_flow_control tests pretty much finished.
TEST 0: INSERT CONTROL FRM. WHILE TRANSMITTING NORMAL
FRM. AT 4 TX BD ( 10Mbps ) finished.
TEST 2: RECEIVE CONTROL FRAMES WITH PASSALL OPTION
TURNED OFF AT ONE RX BD ( 10Mbps ) finished.
mohor 7848d 00h /ethmac/tags/asyst_2
262 Version 1.18 released.
MIIMRST (Reset of the MIIM module) not used any more in the MIIMODER
register. Control Frame bit (CF) added to the RX buffer descriptor. Control
frame detection section updated.
mohor 7848d 00h /ethmac/tags/asyst_2
261 Rx Flow control fixed. CF flag added to the RX buffer descriptor. RxAbort
synchronized.
mohor 7848d 00h /ethmac/tags/asyst_2
260 test_mac_full_duplex_flow test 0 finished. Sending the control (PAUSE) frame
finished.
mohor 7848d 12h /ethmac/tags/asyst_2
259 In loopback rx_clk is not looped back. Possible CRC error. Consider if usage
of additional logic is necessery (FIFO for looping the data).
mohor 7849d 02h /ethmac/tags/asyst_2
257 When TxUsedData and CtrlMux occur at the same time, byte counter needs
to be incremented by 2. Signal IncrementByteCntBy2 added for that reason.
mohor 7849d 02h /ethmac/tags/asyst_2
256 TxDone and TxAbort changed so they're not propagated to the wishbone
module when control frame is transmitted.
mohor 7849d 02h /ethmac/tags/asyst_2
255 TPauseRq synchronized to tx_clk. mohor 7849d 02h /ethmac/tags/asyst_2
254 Temp version. mohor 7850d 06h /ethmac/tags/asyst_2
253 r_MiiMRst is not used for resetting the MIIM module. wb_rst used instead. mohor 7850d 08h /ethmac/tags/asyst_2
252 Just some updates. tadejm 7850d 09h /ethmac/tags/asyst_2
251 When control frame (PAUSE) was sent, status was written in the
eth_wishbone module and both TXB and TXC interrupts were set. Fixed.
Only TXC interrupt is set.
mohor 7850d 09h /ethmac/tags/asyst_2
250 AddressMiss status is connecting to the Rx BD. AddressMiss is identifying
that a frame was received because of the promiscous mode.
mohor 7850d 09h /ethmac/tags/asyst_2

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.